Layout- Versus-Schematic Verification for Superconductive Integrated Circuits

被引:9
作者
Roberts, Rebecca [1 ]
Fourie, Coenrad [1 ]
机构
[1] Stellenbosch Univ, ZA-7600 Stellenbosch, South Africa
基金
新加坡国家研究基金会;
关键词
Circuit netlist; layout verification; layout-versus-schematic; superconductive circuit;
D O I
10.1109/TASC.2014.2373035
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Thorough layout verification of superconducting integrated circuits goes beyond design rule checking and parameter value extraction. The former is used to verify adherence to process design rules, and the latter to determine component element values. Still, neither gives much warning against subtle layout errors that result in unintended parasitic elements, or a layout that does not reflect the original circuit topology. A specialized implementation for Cadence Virtuoso allows layout-versus-schematic (LVS) verification, but is limited to commercial software and in terms of usefulness. Parameter extraction software such as InductEx require the circuit topology to be provided as a netlist, and element values are extracted for this topology even if a mistake in the layout or the netlist results in a model mismatch. Here we present a free-standing LVS verification toolkit for superconductive integrated circuits, and discuss its implementation. It comprises layout-to-schematic conversion that creates a first-pass netlist, netlist simplification, netlist and schematic visualization for user feedback, and netlist comparison to determine if a layout agrees with an input schematic. We show results for gate-level layouts and how it is used with InductEx to perform automated parameter extraction for layout verification. We conclude that this work makes layout verification more efficient and minimizes layout mistakes.
引用
收藏
页数:5
相关论文
共 34 条
  • [1] A cadence-based design environment for single flux quantum circuits
    Adler, V
    Cheah, CH
    Gaj, K
    Brock, DK
    Friedman, EG
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1997, 7 (02) : 3294 - 3297
  • [2] European roadmap on superconductive electronics - status and perspectives
    Anders, S.
    Blamire, M. G.
    Buchholz, F. -Im
    Crete, D. -G.
    Cristiano, R.
    Febvre, P.
    Fritzsch, L.
    Herr, A.
    Il'ichev, E.
    Kohlmann, J.
    Kunert, J.
    Meyer, H. -G.
    Niemeyer, J.
    Ortlepp, T.
    Rogalla, H.
    Schurig, T.
    Siegel, M.
    Stolz, R.
    Tarte, E.
    ter Brake, H. J. M.
    Toepfer, H.
    Villegier, J-C
    Zagoskin, A. M.
    Zorin, A. B.
    [J]. PHYSICA C-SUPERCONDUCTIVITY AND ITS APPLICATIONS, 2010, 470 (23-24): : 2079 - 2126
  • [3] [Anonymous], 2012, HYPRES NB PROC DES R
  • [4] [Anonymous], 1989, P INT SUP EL C JPN S
  • [5] Baird H. S., 1975, P 12 DES AUT C, P414
  • [6] A NETWORK COMPARISON ALGORITHM FOR LAYOUT VERIFICATION OF INTEGRATED-CIRCUITS
    BARKE, E
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1984, 3 (02) : 135 - 141
  • [7] Cadence Corporation, 1993, CAD DIV4
  • [8] A (sub)graph isomorphism algorithm for matching large graphs
    Cordella, LP
    Foggia, P
    Sansone, C
    Vento, M
    [J]. IEEE TRANSACTIONS ON PATTERN ANALYSIS AND MACHINE INTELLIGENCE, 2004, 26 (10) : 1367 - 1372
  • [9] Ellson J, 2004, MATH VIS, P127
  • [10] Fourie C. J., 2012, INDUCTEX USERS MANUA