Power and Signal Integrity Challenges in 3D Systems

被引:0
|
作者
Corbalan, Miguel Miranda [1 ]
Keval, Anup [1 ]
Toms, Thomas [1 ]
Lisk, Durodami [1 ]
Radojcic, Riko [1 ]
Nowak, Matt [1 ]
机构
[1] Qualcomm Technol Inc, San Diego, CA USA
关键词
Power and Signal Integrity; Power Delivering Networks; Through Silicon Stack (TSS) and Through Silicon Interposer (TSI) design;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Power/signal delivering network for 2D systems comprising a package and an Integrated Circuit (IC) are design tasks that can be concurrently handled today. Design iterations can be locally carried out in each subsystem part without the need to modify the other one's decisions. This is unfortunately not the case in 2.5D/3D stacked systems. Finer system integration technology, either via Through Silicon Stack (TSS) and/or Through Silicon Interposer (TSI), involves tighter evaluation of the coupling effects in the system-wide PDN impedance and Signal Integrity (SI) characteristics. If these interactions are not properly accounted early in the design cycle, undesired design loop iterations, affecting design productivity is possible. Therefore, new tools and flows incorporating abstracted physical information of the PDN and signal interconnect stack architecture are needed for early design exploration. This paper elaborates on the problems, tool flows and methods necessary to address these challenges for 2.5D/3D stacked systems.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Managing Signal, Power and Thermal Integrity for 3D Integration
    Swaminathan, Madhavan
    2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
  • [2] Power and signal integrity design of TSV in 3D ring oscillator
    Yepremyan, Lia (ylia@synopsys.com), 2016, Institute of Electrical and Electronics Engineers Inc., United States
  • [3] Power and Signal Integrity Design of TSV in 3D Ring Oscillator
    Yepremyan, Lia
    2016 XXV INTERNATIONAL SCIENTIFIC CONFERENCE ELECTRONICS (ET), 2016,
  • [4] Signal Integrity Analysis and Optimization for 3D ICs
    Liu, Chang
    Song, Taigon
    Lim, Sung Kyu
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 42 - 49
  • [5] Signal Integrity and Power Integrity Challenges in Embedded Computing Boards
    George, Suja Susan
    Sivanantham, S.
    Pawar, Sanjay
    Vikram, R.
    2018 15TH INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC INTERFERENCE & COMPATIBILITY (INCEMIC), 2018,
  • [6] New Electrical Design Verification Approach for 2.5D/3D Package Signal and Power Integrity
    Karim, Nozad
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 30 - 30
  • [7] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    方孺牛
    孙新
    缪旻
    金玉丰
    Journal of Semiconductors, 2016, 37 (10) : 97 - 102
  • [8] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    Fang Runiu
    Sun Xin
    Miao Min
    Jin Yufeng
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (10)
  • [9] Signal Integrity Modeling and Measurement of TSV in 3D IC
    Kim, Joohee
    Kim, Joungho
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 13 - 16
  • [10] Dynamic Power and Thermal Integrity in 3D Integration
    Yu, Hao
    He, Lei
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 1108 - +