Design of a Low Power Full Adder with a Two Transistor EX-OR Gate Using Gate Diffusion Input of 90 nm

被引:0
|
作者
Reddy, J. Nageswara [1 ]
Reddy, G. Karthik [1 ]
Reddy, V. Padmanabha [2 ]
机构
[1] CMR Coll Engn & Technol, ECE Dept, Hyderabad, Telangana, India
[2] Inst Aeronaut Engn, ECE Dept, Hyderabad, Telangana, India
来源
ICCCE 2018 | 2019年 / 500卷
关键词
GDI; CMOS; EX-OR; Cadence tool;
D O I
10.1007/978-981-13-0212-1_42
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A full adder is the one of the main parts of an arithmetic logic unit (ALU). In this paper a full adder is developed using gate diffusion input (GDI) to perform fast arithmetic operations. The main aim of this paper is the design of a two transistor XOR gate-based full adder using a gate diffusion input (GDI) technique. A two transistor (2T) EX-OR gate is a suitable gate in the design of a full adder. The intention behind the novel method of a 2T EX-OR gate-based full adder design is to reduce power and improve speed in an optimized area with a lower transistor count compared with CMOS technology. A GDI approach is the one of better methods available for the design of digital logic circuits and tends to run the improved conditions. The proposed technique is then applied to a full adder design. The complete work is carried out using the 90 nm technology of a cadence tool to calculate power, delay, and area for the 2T EX-OR gate. The resulting analysis shows that the proposed method is better than conventional CMOS technology.
引用
收藏
页码:403 / 410
页数:8
相关论文
共 50 条
  • [31] Design of two Low-Power full adder cells using GDI structure and hybrid CMOS logic style
    Foroutan, Vahid
    Taheri, MohammadReza
    Navi, Keivan
    Mazreah, Arash Azizi
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (01) : 48 - 61
  • [32] Design and Analysis of FIR Filters Using Low Power Multiplier and Full Adder Cells
    Kiruthika, S.
    Starbino, A. Vimala
    2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [33] An improved low power high speed full adder design with 28nm for extended region of operation
    Jena, Deepak K.
    Lal, R. K.
    Malik, Rakesh
    Sen, Apurva
    Geda, Jeswanth K.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATION AND COMPUTATIONAL ENGINEERING (ICECCE), 2014, : 137 - 141
  • [34] Design Low Power 10T Full Adder Using Process and Circuit Techniques
    Mishra, Shipra
    Tomar, Shelendra Singh
    Akashe, Shyam
    7TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO 2013), 2013, : 325 - 328
  • [35] Design and Analysis of Linear Feedback Shift Register(LFSR) Using Gate Diffusion Input(GDI) Technique
    Sharma, Radhika
    Singh, Balwinder
    2016 5TH INTERNATIONAL CONFERENCE ON WIRELESS NETWORKS AND EMBEDDED SYSTEMS (WECON), 2016, : 25 - 29
  • [36] Optimization of D Flip-Flop in RFID Reader Using Full Swing Gate Diffusion Input (FSGDI) with Buffer Circuit to Improve Power Efficiency
    Harahap, Robby Kurniawan
    Anindya, R. A. Sekar Ciptaning
    Sukowati, Antonius Irianto
    Nur'ainingsih, Dyah
    Wibowo, Eri Prasetyo
    Widyastuti
    IEICE ELECTRONICS EXPRESS, 2025,
  • [37] High Speed Low Power Full Adder Circuit Design Using Current Comparison Based Domino
    Ajayan, J.
    Nirmal, D.
    Sivasankari, S.
    Sivaranjani, D.
    Manikandan, M.
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [38] Low Power High Speed 1-bit Full Adder Circuit design at 45nm CMOS Technology
    Yadav, Ashish Kumar
    Shrivatava, Bhavana P.
    Dadoriya, Ajay Kumar
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 427 - 432
  • [39] Design of power efficient butterflies from Radix-2 DIT FFT using adder compressors with a new XOR gate topology
    Fonseca, Mateus Beck
    Cesar da Costa, Eduardo A.
    Martins, Joao B. S.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 73 (03) : 945 - 954
  • [40] Performance evolution of 4-b bit MAC unit using hybrid GDI and transmission gate based adder and multiplier circuits in 180 and 90 nm technology
    Kandasamy, Nehru
    Ahmad, Firdous
    Reddy, Shashikanth
    Babu, Ramesh Ma
    Telagam, Nagarjuna
    Utlapalli, Somanaidu
    MICROPROCESSORS AND MICROSYSTEMS, 2018, 59 : 15 - 28