Design of a Low Power Full Adder with a Two Transistor EX-OR Gate Using Gate Diffusion Input of 90 nm

被引:0
|
作者
Reddy, J. Nageswara [1 ]
Reddy, G. Karthik [1 ]
Reddy, V. Padmanabha [2 ]
机构
[1] CMR Coll Engn & Technol, ECE Dept, Hyderabad, Telangana, India
[2] Inst Aeronaut Engn, ECE Dept, Hyderabad, Telangana, India
来源
ICCCE 2018 | 2019年 / 500卷
关键词
GDI; CMOS; EX-OR; Cadence tool;
D O I
10.1007/978-981-13-0212-1_42
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A full adder is the one of the main parts of an arithmetic logic unit (ALU). In this paper a full adder is developed using gate diffusion input (GDI) to perform fast arithmetic operations. The main aim of this paper is the design of a two transistor XOR gate-based full adder using a gate diffusion input (GDI) technique. A two transistor (2T) EX-OR gate is a suitable gate in the design of a full adder. The intention behind the novel method of a 2T EX-OR gate-based full adder design is to reduce power and improve speed in an optimized area with a lower transistor count compared with CMOS technology. A GDI approach is the one of better methods available for the design of digital logic circuits and tends to run the improved conditions. The proposed technique is then applied to a full adder design. The complete work is carried out using the 90 nm technology of a cadence tool to calculate power, delay, and area for the 2T EX-OR gate. The resulting analysis shows that the proposed method is better than conventional CMOS technology.
引用
收藏
页码:403 / 410
页数:8
相关论文
共 50 条
  • [21] Design of Low Power Full Adder Circuits Using CMOS Technique
    Shete, Deepgandha
    Askhedkar, Anuja
    2019 3RD INTERNATIONAL CONFERENCE ON RECENT DEVELOPMENTS IN CONTROL, AUTOMATION & POWER ENGINEERING (RDCAPE), 2019, : 293 - 296
  • [22] VCO Design using NAND Gate for Low Power Application
    Kumar, Manoj
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (05) : 650 - 656
  • [23] Fast and High-Performing 1-Bit Full Adder Circuit Based on Input Switching Activity Patterns and Gate Diffusion Input Technique
    Inamul Hussain
    Saurabh Chaudhury
    Circuits, Systems, and Signal Processing, 2021, 40 : 1762 - 1787
  • [24] Ultra Low Power Full Adder Circuit using Carbon Nanotube Field Effect Transistor
    Kumar, Koushik
    Sahithi, Chittineni
    Sahoo, Rasmita
    Sahoo, Subhendu Kumar
    2014 INTERNATIONAL CONFERENCE ON POWER, CONTROL AND EMBEDDED SYSTEMS (ICPCES), 2014,
  • [25] Design of a novel low power 8-transistor 1-bit full adder cell
    Wei, Yi
    Shen, Ji-zhong
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2011, 12 (07): : 604 - 607
  • [26] Design and Optimization of Reversible Arithmetic Unit Using Modified Gate Diffusion Input Logic
    Siliveri, Swetha
    Reddy, N. Siva Sankara
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2025, 112 (02) : 197 - 217
  • [27] Cyclic Combinational Gate Diffusion Input (CCGDI) Technique- A New Approach of Low Power Digital Combinational Circuit Design
    Mukherjee, Biswarup
    Roy, Biplab
    Biswas, Arindam
    Ghosal, Aniruddha
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
  • [28] Low Power SRAM cell Design Using Independent Gate FinFET
    Sikarwar, Vandna
    Khandelwal, Saurabh
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2014, 9 (2-3): : 101 - 113
  • [29] Design of Low-Power 10-Transistor Full Adder Using GDI Technique for Energy-Efficient Arithmetic Applications
    T. Nirmalraj
    S. K. Pandiyan
    Rakesh Kumar Karan
    R. Sivaraman
    Rengarajan Amirtharajan
    Circuits, Systems, and Signal Processing, 2023, 42 : 3649 - 3667
  • [30] Design of Low-Power 10-Transistor Full Adder Using GDI Technique for Energy-Efficient Arithmetic Applications
    Nirmalraj, T.
    Pandiyan, S. K.
    Karan, Rakesh Kumar
    Sivaraman, R.
    Amirtharajan, Rengarajan
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (06) : 3649 - 3667