Low-voltage adders for power-efficient arithmetic circuits

被引:7
作者
Margala, M [1 ]
机构
[1] Univ Alberta, Dept Elect & Comp Engn, Edmonton, AB, Canada
关键词
adder architectures; standard CMOS adder; power efficiency;
D O I
10.1016/S0026-2692(99)00048-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the results of a study of alternative adder architectures, a full-swing Bipolar Double Pass-Transistor adder, a new full-swing BiNMOS adder, a reduced-swing Bipolar Double Pass-Transistor adder and a reduced-swing Double Pass-Transistor BiNMOS adder, that outperform a standard CMOS adder up to three times in power-efficiency at supply voltages 1.5-3 V. The Bipolar Double Pass-Transistor adder is more power-efficient than a standard CMOS adder even at a fanout of 1. All remaining proposed adders have a lower crossover capacitance with a standard CMOS adder than the previously reported low-voltage adders. Circuits were designed and fabricated in 0.8 mu m BiCMOS technology. (C) 1999 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:1241 / 1247
页数:7
相关论文
共 17 条
[1]  
ABUSHAMA E, 1996, P IEEE INT S CIRC SY, P49
[2]  
BELLAOUAR A, 1995, LOW POWER DIGITAL VL
[3]   A comparative study of CMOS circuit design styles for low-power high-speed VLSI circuits [J].
Bisdounis, L ;
Gouvetas, D ;
Koufopavlou, O .
INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 84 (06) :599-613
[4]   Design of high-speed low-power 3-2 counter and 4-2 compressor for fast multipliers [J].
Hsiao, SF ;
Jiang, MR ;
Yeh, JS .
ELECTRONICS LETTERS, 1998, 34 (04) :341-343
[5]   LOW-POWER DESIGN TECHNIQUES FOR HIGH-PERFORMANCE CMOS ADDERS [J].
KO, UM ;
BALSARA, PT ;
LEE, W .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (02) :327-333
[6]   Low-voltage power-efficient BiDPL adder for VLSI applications [J].
Margala, M ;
Durdle, NG .
MICROELECTRONICS JOURNAL, 1999, 30 (02) :193-197
[7]   1.2 V full-swing BiDPL logic gate [J].
Margala, M ;
Durdle, NG .
MICROELECTRONICS JOURNAL, 1998, 29 (07) :421-429
[8]   Novel low-voltage low-power full-swing BiNMOS logic gate [J].
Margala, M ;
Durdle, NG .
INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 84 (05) :487-498
[9]  
NJOLSTAD T, 1996, P IEEE INT S CIRC SY, P45
[10]  
Rabaey J.M., 1996, LOW POWER DESIGN MET