Requirement Based Transform Coefficient Coding Architecture for DCT/DST for HEVC

被引:0
|
作者
Saleemi, Zahra Rauf [1 ]
Raja, Gulistan [2 ]
机构
[1] Natl Univ Modern Languages, Fac Engn & Comp Sci, Islamabad, Pakistan
[2] Univ Engn & Technol, Fac Elect & Elect Engn, Taxila, Pakistan
关键词
HEVC; Transform coefficient coding; DCT ( Discrete Cosine Transform); Clock cycles; Hardware architecture; Pipelining; EFFICIENCY; STANDARD;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a Transform Coefficient Coding (TCC) architecture for High Efficiency Video Coding (HEVC) by using Selective Implementation Patterns. The architecture developed targets to exploit the benefits of trade-offs between number of cycles and complexity depending upon the requirements, hence reducing the execution time. The input configuration to be sent in parallel, semi parallel and serial manner, efficiently implements the design. The so-called method of Pipelining is the key to selection of different pixel combinations of input video signal, allowing to give maximum flexibility to compute the integral part of TCC, the One Dimensional Discrete Cosine Transform (1D-DCT) and Two-Dimensional Discrete Cosine Transform (2D-DCT). Furthermore, with a slight modification, the same design can be used for computing Discrete Sine Transform (DST) as well. Coding in Verilog HDL and Implementation in Spartan 3 FPGA Kit enhances the adaptability of the proposed scheme. By evaluating the best available option, lowest hardware complexity, with 11 Look Up Tables (LUTs) and 7 registers, is achieved. The idea is to introduce selectivity and reuse in architecture in Video Coding technique so that the hardware cost and computational time can be reduced.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Approximate Arai DCT Architecture for HEVC
    Renda, Giovanni
    Masera, Maurizio
    Martina, Maurizio
    Masera, Guido
    2017 FIRST NEW GENERATION OF CAS (NGCAS), 2017, : 133 - 136
  • [22] An Optimized Architecture of HEVC Core Transform Using Real-Valued DCT Coefficients
    Chatterjee, Subiman
    Sarawadekar, Kishor
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (12) : 2052 - 2056
  • [23] Transform Coding Techniques in HEVC
    Tung Nguyen
    Helle, Philipp
    Winken, Martin
    Bross, Benjamin
    Marpe, Detlev
    Schwarz, Heiko
    Wiegand, Thomas
    IEEE JOURNAL OF SELECTED TOPICS IN SIGNAL PROCESSING, 2013, 7 (06) : 978 - 989
  • [24] A Hybrid DCT/DST Based Embedding Framework for Video Steganography in H.265/HEVC
    Zhao, Hongguo
    Liu, Yunxia
    Liu, Hui
    Zheng, Yuqing
    Liu, Si
    Fang, Haipeng
    ADVANCED INTELLIGENT COMPUTING TECHNOLOGY AND APPLICATIONS, PT X, ICIC 2024, 2024, 14871 : 67 - 78
  • [25] OMP-Based Transform for Inter Coding in HEVC
    Song, Rui
    Lan, Cuiling
    Li, Houqiang
    Xu, Jizheng
    Wu, Feng
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 798 - 801
  • [26] Hybrid Transform for HEVC-Based Lossless Coding
    Chen, Fangdong
    Zhang, Lei
    Li, Houqiang
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 550 - 553
  • [27] An Efficient Hybrid Integer Coefficient-DCT Architecture using Quantization Module for HEVC Standard
    Hegde, Ganapathi
    Akhil, P. G.
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [28] Scalable Integer DCT Architecture for HEVC Encoder
    Abdelrasoul, Maher
    Sayed, Mohammed S.
    Goulart, Victor
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 314 - 318
  • [29] Regualized dequantization for DCT-based transform coding
    Song, SMH
    Lee, G
    2000 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS, VOLS I-VI, 2000, : 2051 - 2054
  • [30] GPU-Based Heterogeneous Coding Architecture for HEVC
    Cebrian-Marquez, Gabriel
    Migallon, Hector
    Luis Martinez, Jose
    Lopez-Granado, Otoniel
    Pinol, Pablo
    Cuenca, Pedro
    ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, ICA3PP 2016, 2016, 10048 : 529 - 536