A high-speed dynamic comparator with low-power supply voltage

被引:0
|
作者
Ni, Ya-Bo [1 ,3 ]
Li, Ting [1 ,3 ]
Huang, Zheng-Bo [2 ,3 ]
Zhang, Yong [3 ]
Xu, Shi-Liu [1 ,3 ]
机构
[1] Sci & Technol Analog Integrated Circuits Lab, Chongqing 400063, Peoples R China
[2] Xi An Jiao Tong Univ, Sch Elect & Informat Engn, Xian 710049, Shaanxi, Peoples R China
[3] CETC, 24th Insititute, Beijing, Peoples R China
基金
中国国家自然科学基金;
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Generally, a dynamic latch comparator may include two inverters configured back to back to latch the result of comparison. One of the major factors affecting its speed is the power supply voltage, because the maximal Vgs (gate-source voltage) of MOS devices is power supply voltage. In this paper, a new structure of dynamic latch comparator is proposed for high-speed applications with low-power supply voltage. Each inverter includes a capacitor that decouples the gates of the PMOS and NMOS devices. Thus, the maximal Vgs is beyond what is allowed by the low-power supply voltage. The disclosed comparator is compared with previous dynamic comparators. For the same size of input/output transistors and latch as well as load capacitance with a 0.7 V power supply voltage, it achieves a x2 improvement in speed. Low-power technique is also adopted to reduce the power consumption of the latch. Therefore, the proposed comparator shows better performance in both speed and low power consumption in low-power supply voltage.
引用
收藏
页码:1087 / 1089
页数:3
相关论文
共 50 条
  • [31] A CMOS low-power, high-speed, asynchronous comparator for synchronous rectification applications
    Levy, G
    Piovaccari, A
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 541 - 544
  • [32] Variable supply-voltage scheme for low-power high-speed CMOS digital design
    Kuroda, T
    Suzuki, K
    Mita, S
    Fujita, T
    Yamane, F
    Sano, F
    Chiba, A
    Watanabe, Y
    Matsuda, K
    Maeda, T
    Sakurai, T
    Furuyama, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) : 454 - 462
  • [33] Low Power High Speed Dynamic Comparator
    Rezapour, Ali
    Shamsi, Hossein
    Abbasizadeh, Hamed
    Lee, Kang-Yoon
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [34] A Low-Power 1-V Supply Dynamic Comparator
    Chevella S.
    O'Hare D.
    O'Connell I.
    Chevella, Subhash (subhash.chevella@mcci.ie); Chevella, Subhash (subhash.chevella@mcci.ie), 1600, Institute of Electrical and Electronics Engineers Inc. (03): : 154 - 157
  • [35] A Low-Power 1-V Supply Dynamic Comparator
    Chevella, Subhash
    O'Hare, Daniel
    O'Connell, Ivan
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 154 - 157
  • [36] A novel high-speed low-power dynamic comparator with complementary differential input in 65 nm CMOS technology
    Ghasemian, Hossein
    Ghasemi, Razieh
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    MICROELECTRONICS JOURNAL, 2019, 92
  • [37] Design and Analysis of CMOS Dynamic Comparator for High-Speed Low-Power Applications Using Charge Sharing Technique
    Dineshkumar, K.
    Sudha, Gnanou Florence
    IETE JOURNAL OF RESEARCH, 2023, 69 (12) : 9137 - 9151
  • [38] Design and analysis of low-power high-speed shared charge reset technique based dynamic latch comparator
    Savani, Vijay
    Devashrayee, N. M.
    MICROELECTRONICS JOURNAL, 2018, 74 : 116 - 126
  • [39] A High-Speed, Low-Offset and Low-Power Differential Comparator for Analog to Digital Converters
    Nasrollahpour, Mehdi
    Yen, Chi-Hsien
    Hamedi-hagh, Sotoudeh
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 220 - 221
  • [40] A Dynamic Voltage-Combiners Biased OTA for Low-Power and High-Speed SC Circuits
    Povoa, R.
    Canelas, A.
    Martins, R.
    Lourenco, N.
    Horta, N.
    Goes, J.
    2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, : 121 - 124