Double-Gate Negative-Capacitance MOSFET With PZT Gate-Stack on Ultra Thin Body SOI: An Experimentally Calibrated Simulation Study of Device Performance

被引:83
作者
Saeidi, Ali [1 ]
Jazaeri, Farzan [2 ]
Stolichnov, Igor [1 ]
Ionescu, Adrian M. [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Lab Micro & Nanoelect Devices, CH-1015 Lausanne, Switzerland
[2] Ecole Polytech Fed Lausanne, Integrated Circuits Lab, CH-1015 Lausanne, Switzerland
关键词
Double-gate negative capacitance FET (DG NCFET); ferroelectric; NCFET; negative capacitance (NC); ultrathin body and box fully depleted silicon-on-insulator (UTBB FDSOI)-NCFET; FILMS; MODEL;
D O I
10.1109/TED.2016.2616035
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose and investigate the high-performance and low-power design space of nonhysteretic negative capacitance (NC) MOSFETs for the 14-nm node based on the calibrated simulations using an experimental gate-stack with PZT ferroelectric to obtain the NC effect. All necessary parameters are extracted by carefully characterizing experimentally fabricated ferroelectric capacitors, to ensure realistic simulation results. The ferroelectric thickness obtained by the proposed approach leads to the maximum enhancement in the nonhysteretic operation of NC transistors. We report a clear and significant double improvement in: 1) subthreshold swing and 2) gate overdrive, using the NC effect. Simulations using Silvaco TCAD coupled with a realistic Landau model of ferroelectrics demonstrates that a 14-nm node ultrathin body and box fully depleted silicon-on-insulator FET can operate at 0.26 V instead of 0.9 V gate voltage using the NC effect, with an average subthreshold swing of 55 mV/decade at room temperature. The double-gate structure is proposed to overcome the large mismatch between the ferroelectric and MOS capacitor to enhance the NC effect and reduce the ferroelectric's optimized thickness. A 14-nm node double-gate negative capacitance FET can operate at 0.24 V gate voltage with an average subthreshold swing of 45 mV/decade.
引用
收藏
页码:4678 / 4684
页数:7
相关论文
共 25 条
[1]  
[Anonymous], ATL US MAN
[2]  
[Anonymous], P IEEE INT EL DEV M
[3]  
[Anonymous], P IEEE INT EL DEV M
[4]  
[Anonymous], 2013, P INT S VLSI TECHN S, DOI DOI 10.1109/VLSITSA.2013.6545648
[5]  
[Anonymous], SISPAD
[6]  
[Anonymous], P IEEE INT EL DEV M
[7]   Experimental Observation of Negative Capacitance in Ferroelectrics at Room Temperature [J].
Appleby, Daniel J. R. ;
Ponon, Nikhil K. ;
Kwa, Kelvin S. K. ;
Zou, Bin ;
Petrov, Peter K. ;
Wang, Tianle ;
Alford, Neil M. ;
O'Neill, Anthony .
NANO LETTERS, 2014, 14 (07) :3864-3868
[8]  
Chandra P., 2007, PHYS FERROELECTRICS
[9]   Modeling and Design of Ferroelectric MOSFETs [J].
Chen, Han-Ping ;
Lee, Vincent C. ;
Ohoka, Atsushi ;
Xiang, Jie ;
Taur, Yuan .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (08) :2401-2405
[10]   Stability Constraints Define the Minimum Subthreshold Swing of a Negative Capacitance Field-Effect Transistor [J].
Jain, Ankit ;
Alam, Muhammad Ashraful .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (07) :2235-2242