Circuit-level reliability requirements for Cu metallization

被引:28
作者
Alam, SM
Gan, CL
Wei, FL
Thompson, CV
Troxel, DE
机构
[1] MIT, Dept Elect Engn & Comp Sci, Cambridge, MA 02139 USA
[2] Nanyang Technol Univ, Sch Mat Engn, Singapore 639798, Singapore
[3] MIT, Dept Mat Sci & Engn, Cambridge, MA 02139 USA
关键词
aluminum interconnects; barrierless via; circuit-level; reliability simulation; copper interconnects; electromigration; integrated-circuit (IC) reliability; reliability estimation;
D O I
10.1109/TDMR.2005.853507
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Under similar test conditions, the electromigration reliability of Al and Cu interconnect trees demonstrate significant differences because of differences in interconnect architectural schemes. The low critical stress for void nucleation at the Cu and interlevel diffusion-barrier interface leads to varying failure characteristics depending on the via position and configuration in a line. Unlike Al technology, a (jL) product-filtering algorithm with a classification of separate via-above and via-below treatments is required for Cu interconnect trees. A methodology and tool for circuit-level interconnect-reliability analyses has been developed. Using data from the literature, the layout-specific circuit-level reliability for Al and dual-damascene Cu metallizations have been compared for various circuits and circuit elements. Significantly improved test-level reliability in Cu is required to achieve equivalent circuit-level reliability. Moreover, the required improvement will increase as low-k/low-modulus dielectrics are introduced, and as liner thicknesses are reduced.
引用
收藏
页码:522 / 531
页数:10
相关论文
共 29 条
[1]  
Alam SM, 2004, ADVANCED METALLIZATION CONFERENCE 2004 (AMC 2004), P233
[2]  
Alam SM, 2004, ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, P238
[3]  
[Anonymous], 1989, P INT REL PHYS S IRP
[4]   Reliability analysis for encapsulated interconnect lines under dc and pulsed dc current using a continuum electromigration transport model [J].
Clement, JJ .
JOURNAL OF APPLIED PHYSICS, 1997, 82 (12) :5991-6000
[5]   THE ELECTROMIGRATION SHORT-LENGTH EFFECT IN TI-ALCU-TI METALLIZATION WITH TUNGSTEN STUDS [J].
FILIPPI, RG ;
BIERY, GA ;
WACHNIK, RA .
JOURNAL OF APPLIED PHYSICS, 1995, 78 (06) :3756-3768
[6]   Experimental characterization and modeling of the reliability of three-terminal dual-damascene Cu interconnect trees [J].
Gan, CL ;
Thompson, CV ;
Pey, KL ;
Choi, WK .
JOURNAL OF APPLIED PHYSICS, 2003, 94 (02) :1222-1228
[7]  
Gan CL, 2002, MATER RES SOC SYMP P, V716, P431
[8]   Effect of current direction on the lifetime of different levels of Cu dual-damascene metallization [J].
Gan, CL ;
Thompson, CV ;
Pey, KL ;
Choi, WK ;
Tay, HL ;
Yu, B ;
Radhakrishnan, MK .
APPLIED PHYSICS LETTERS, 2001, 79 (27) :4592-4594
[9]  
GAN CL, 2003, THESIS NAT U SINGAPO
[10]   EM lifetime improvement of Cu damascene interconnects by P-SiC cap layer [J].
Hatano, M ;
Usui, T ;
Shimooka, Y ;
Kaneko, H .
PROCEEDINGS OF THE IEEE 2002 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2002, :212-214