Built-in self-test for analog-to-digital converters in SoC applications

被引:0
|
作者
Wibbenmeyer, J [1 ]
Chen, CIH [1 ]
机构
[1] ATK Mission Res Corp, Dayton, OH 45435 USA
来源
IECON 2005: THIRTY-FIRST ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOLS 1-3 | 2005年
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a built-in self-test (BIST) architecture for testing high speed analog-to-digital converters (ADCs) with sampling rates in excess of 1 GHz. A methodology for performing mixed-mode BIST simulations in SoC applications is proposed along with hardware for performing on-chip BIST. The architecture presented utilizes an on-chip ROM and allows for the generation of test signals with single frequency as well as multiple frequencies signals. The issues associated with BIST signal generation for low voltage ADCs are also discussed. Simulations revealed that the SFDR of the sinusoidal signal generated from the BIST hardware was 25.28 dB with a frequency of 312.5 MHz and 19.88 dB with a frequency of 416.67 MHz.
引用
收藏
页码:2231 / 2236
页数:6
相关论文
共 50 条
  • [41] A self-reconfigurable platform for built-in self-test applications
    Groza, Voicu
    Abielmona, Rami
    Assaf, Mansour H.
    Elbadri, Mohammed
    El-Kadri, Mohammad
    Khalaf, Arkan
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2007, 56 (04) : 1307 - 1315
  • [42] A 10 Gsps 8 bit digital-to-analog converter with a built-in self-test circuit
    周磊
    吴旦昱
    江帆
    金智
    刘新宇
    Journal of Semiconductors, 2013, 34 (12) : 101 - 105
  • [43] A 10 Gsps 8 bit digital-to-analog converter with a built-in self-test circuit
    周磊
    吴旦昱
    江帆
    金智
    刘新宇
    Journal of Semiconductors, 2013, (12) : 101 - 105
  • [44] A 10 Gsps 8 bit digital-to-analog converter with a built-in self-test circuit
    Zhou Lei
    Wu Danyu
    Jiang Fan
    Jin Zhi
    Liu Xinyu
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (12)
  • [45] Built-in self-test and self-calibration for analog and mixed signal circuits
    Chen, Tao
    Chen, Degang
    2019 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2019,
  • [46] A mid-signal Built-In Self-Test approach for analog circuits
    Stroud, C
    Morton, J
    Islam, A
    Alassaly, H
    2003 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2003, : 196 - 201
  • [47] Built-in self-test of global interconnects of field programmable analog arrays
    Andrade, A
    Vieira, G
    Balen, TR
    Lubaszewski, M
    Azaïs, F
    Renovell, M
    MICROELECTRONICS JOURNAL, 2005, 36 (12) : 1112 - 1123
  • [48] Built-in self-test for analog circuits in mixed-signal systems
    Maggard, K
    Stroud, C
    IEEE SOUTHEASTCON '99, PROCEEDINGS, 1999, : 225 - 228
  • [49] A new reconfigurable test vector generator for built-in self-test applications
    Boubezari, S
    Kaminska, B
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1996, 8 (02): : 153 - 164
  • [50] New reconfigurable test vector generator for built-in self-test applications
    Boubezari, Samir
    Kaminska, Bozena
    Journal of Electronic Testing: Theory and Applications (JETTA), 1996, 8 (02): : 153 - 164