Built-in self-test for analog-to-digital converters in SoC applications

被引:0
|
作者
Wibbenmeyer, J [1 ]
Chen, CIH [1 ]
机构
[1] ATK Mission Res Corp, Dayton, OH 45435 USA
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a built-in self-test (BIST) architecture for testing high speed analog-to-digital converters (ADCs) with sampling rates in excess of 1 GHz. A methodology for performing mixed-mode BIST simulations in SoC applications is proposed along with hardware for performing on-chip BIST. The architecture presented utilizes an on-chip ROM and allows for the generation of test signals with single frequency as well as multiple frequencies signals. The issues associated with BIST signal generation for low voltage ADCs are also discussed. Simulations revealed that the SFDR of the sinusoidal signal generated from the BIST hardware was 25.28 dB with a frequency of 312.5 MHz and 19.88 dB with a frequency of 416.67 MHz.
引用
收藏
页码:2231 / 2236
页数:6
相关论文
共 50 条
  • [1] New built-in self-test approach for digital-to-analog and analog-to-digital converters
    Arabi, Karim
    Kaminska, Bozena
    Rzeszut, Janusz
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1994, : 491 - 494
  • [2] Built-in self-test implementation for an analog-to-digital converter
    Yoo, K
    Kwon, M
    Bahng, G
    Hwang, S
    Lee, H
    Lee, J
    Seo, D
    Kim, J
    Kang, S
    Han, G
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 41 (06) : 963 - 966
  • [3] Built-in self-test design of current-mode algorithmic analog-to-digital converters
    Wey, CL
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1997, 46 (03) : 667 - 671
  • [4] BUILT-IN SELF-TEST AND CALIBRATION FOR A SCANNING ANALOG-TO-DIGITAL CONVERTER
    RAAK, GI
    KELLY, CPJ
    HEWLETT-PACKARD JOURNAL, 1994, 45 (05): : 25 - 29
  • [5] Built-in self test of high speed analog-to-digital converters
    Santin, Edinei
    Oliveira, Luis B.
    Goes, Joao
    IEEE INSTRUMENTATION & MEASUREMENT MAGAZINE, 2019, 22 (06) : 4 - 10
  • [6] Built-in self-test for low-voltage high-speed analog-to-digital converters
    Wibbenmeyer, Jason
    Chen, Chien-In Henry
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2007, 56 (06) : 2748 - 2756
  • [7] A time domain built-in self-test methodology for SNDR and ENOB tests of analog-to-digital converters
    Ting, HW
    Liu, BD
    Chang, SJ
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 52 - 57
  • [8] Digital components for Built-In Self-Test of analog circuits
    Stroud, C
    Karunaratna, P
    Bradley, E
    TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 47 - 51
  • [9] Design of digital Built-In Self-Test for Analog to Digital Converter
    Sivakumar, M. Senthil
    Rani, S. P. Joy Vasantha
    PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
  • [10] Digital built-in self-test of CMOS analog iterative decoders
    Yiu, M
    Gaudet, VC
    Schlegel, C
    Winstead, C
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2204 - 2207