On the design space exploration through the Hellfire Framework

被引:2
作者
Aguiar, Alexandra [1 ]
Johann Filho, Sergio [1 ]
Magalhaes, Felipe [1 ]
Hessel, Fabiano [1 ]
机构
[1] Pontificia Univ Catolica Rio Grande do Sul, Fac Informat, Porto Alegre, RS, Brazil
关键词
Design space exploration; MPSoC; OS; Framework;
D O I
10.1016/j.sysarc.2013.10.011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Embedded systems have faced dramatic and extensive changes throughout the past years leading to each more complex designs. Thus, this article presents the Hellfire Framework, which implements a design space exploration tool based on two basic steps: explore and refine. The tool leads the designer through three main different levels of abstraction: (i) application level; (ii) OS level, and; (iii) hardware architecture level. In the application level, the initial input is a task graph that represents the application's behavior. The resulting application (divided in tasks) uses the OS we provide (and its system calls) to perform varied operations. The OS itself can be mainly configured in terms of real-time scheduling and memory occupation. Finally, the hardware architecture level allows to choose parameters regarding the processor frequency and communication infrastructure. The framework guides the designer through these levels in an explore and refine fashion so that, from a high level description of the application, the entire platform can be assembled with proper design exploration. Results show the exploration and refinement steps in the three levels we propose in different applications for MPSoC-based systems. (C) 2013 Elsevier B.V. All rights reserved.
引用
收藏
页码:94 / 107
页数:14
相关论文
共 32 条
[11]  
Lin Y.-J., 2008, SOC DES C 2008 ISOCC, V01, DOI DOI 10.1109/S0CDC.2008.4815619
[12]   SCHEDULING ALGORITHMS FOR MULTIPROGRAMMING IN A HARD-REAL-TIME ENVIRONMENT [J].
LIU, CL ;
LAYLAND, JW .
JOURNAL OF THE ACM, 1973, 20 (01) :46-61
[13]  
Mandelli M., 2011, P 24 S INT CIRC SYST, P191, DOI DOI 10.1145/2020876.2020920
[14]  
Marchesan Almeida G., 2009, INT J RECONFIGURABLE, V1, P1
[15]   Power dissipation of the Network-On-Chip in a System-on-Chip for MPEG-4 video encoding [J].
Milojevic, Dragomir ;
Montperrus, Luc ;
Verkest, Diederik .
2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, :392-+
[16]   HERMES:: an infrastructure for low area overhead packet-switching networks on chip [J].
Moraes, F ;
Calazans, N ;
Mello, A ;
Möller, L ;
Ost, L .
INTEGRATION-THE VLSI JOURNAL, 2004, 38 (01) :69-93
[17]   Bandwidth-constrained mapping of cores onto NoC architectures [J].
Murali, S ;
De Micheli, G .
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, :896-901
[18]  
Ngouanga A., 2006, DDECS, P42, DOI DOI 10.1109/DDECS.2006.1649568
[19]  
Pasricha S, 2008, MORG KAUF SER SYST, P1
[20]  
Pin-Hao Fang, 2010, 2010 International Computer Symposium (ICS 2010), P478, DOI 10.1109/COMPSYM.2010.5685464