An SoC architecture and its design methodology using unifunctional heterogeneous processor array

被引:1
作者
Yuyama, Y [1 ]
Aramoto, M [1 ]
Kobayashi, K [1 ]
Onodera, H [1 ]
机构
[1] Kyoto Univ, Grad Sch Informat, Kyoto 6068501, Japan
来源
ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE | 2004年
关键词
D O I
10.1109/ASPDAC.2004.1337691
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a heterogeneous processor architecture and its design methodology to shorten the design period of the SoC. It enables fast implementation of a system LSI including an embedded CPU and peripheral functional blocks. Each functional block of the system under design is implemented to a customized processor, instead of a peripheral hardwired logic. We customize processors by deleting unneccesarry functionalities, without adding new features. This eables rapid and bug-free design. Although area, power and performance of the proposed architecture are a little bit inferior to those of hardwired logics, the design period of the processor is considerably minimized, since the ROM pattern (software) and the layout pattern (customized processor, i.e. hardware) can be independently designed in parallel.
引用
收藏
页码:737 / 742
页数:6
相关论文
共 16 条
[1]  
*ARM LTD, ARM7 THUMB FAMILY
[2]  
*COW INC, COW N2C DAT
[3]  
GAJSKI D, 2001, SPECC LANGUAGE REFER
[4]  
*HIT INC, SUPERH
[5]   PEAS-III: An ASIP design environment [J].
Itoh, M ;
Higaki, S ;
Sato, J ;
Shiomi, A ;
Takeuchi, Y ;
Kitajima, A ;
Imai, M .
2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, :430-436
[6]  
Kambe T, 2001, PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, P151, DOI 10.1109/ASPDAC.2001.913296
[7]  
LIN YL, 1997, ACM T DES AUTOMAT EL, V2, P2
[8]  
*MIPS TECHN INC, MIPS32 K4 FAM
[9]   A single chip motion JPEG codec LSI [J].
Okada, S ;
Matsuda, Y ;
Watanabe, T ;
Kondo, K .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1997, 43 (03) :418-422
[10]   ASIC design methodology with on-demand library generation [J].
Onodera, H ;
Hashimoto, M ;
Hashimoto, T .
2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, :57-60