A Fast-Locking Wide-Range All-Digital Delay-Locked loop with a Starting SAR-Bit Prediction Mechanism

被引:0
|
作者
Yao, Chia-Yu [1 ]
Ho, Yung-Hsiang [1 ]
机构
[1] NTUST, Dept Elect Engn, Taipei, Taiwan
关键词
all-digital delay-locked loop (ADDLL); successive approximation register (SAR); starting SAR-bit prediction; DLL; BUFFER; LINE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an 11-bit all-digital delay-locked loop (ADDLL) with a starting SAR-bit prediction (SSARBP) mechanism. The proposed circuit possesses a wide-operating range such that it can serve as a de-skew buffer for the clock signal. With the proposed SSARBP mechanism, the ADDLL can achieve fast lock and can eliminate the harmonic lock. In the beginning of a SSARBP cycle, the circuit estimates the current delay of the digital-controlled delay line (DCDL). We then predict a suitable SAR starting bit to shorten the lock time. The ADDLL chip is designed using TSMC's 0.18 mu m CMOS cell library. The post-simulation results show that the proposed circuit can operate from 66 MHz to 1 GHz. In the low frequency band, the lock time is within 17-23 clock cycles. In the high frequency band, the lock time is within 17-32 clock cycles. The power consumption of the chip is estimated to be 22 mW at 1.8-V supply voltage and 1-GHz clock frequency.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Design of a Low-Power Linear SAR-Based All-Digital Delay-Locked Loop
    Quchani, Mohammadreza Esmaeilpour
    Maymandi-Nejad, Mohammad
    2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 118 - 124
  • [32] A fast-locked all-digital delay-locked loop with non-50% input duty cycle
    Kao, Shao-Ku
    Chen, Bo-Jiun
    Liu, Shen-Luan
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1125 - 1128
  • [33] A Multi-Band Fast-Locking Delay-Locked Loop With Jitter-Bounded Feature
    Kuo, Chien-Hung
    Lai, Hung-Jing
    Lin, Meng-Feng
    IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 2011, 58 (01) : 51 - 59
  • [34] A Harmonic-Free All Digital Delay-Locked Loop Using an Improved Fast-Locking Successive Approximation Register-Controlled Scheme
    Huang, Kai
    Cai, Zhikuang
    Chen, Xin
    Shi, Longxing
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (12): : 1541 - 1544
  • [35] A wide-range delay-locked loop with a new lock-detect circuit
    Ghaffari, A.
    Abrishamifar, A.
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 1168 - 1171
  • [36] An all-digital delay-locked loop using a new LPF state machine
    Wang, Zhijun
    Liang, Liping
    Wang, Xingjun
    2006 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES,VOLS 1-3, 2006, : 813 - +
  • [37] A wide-range delay-locked loop with a fixed latency of one clock cycle
    Chang, HH
    Lin, JW
    Yang, CY
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (08) : 1021 - 1027
  • [38] A CMOS delay-locked loop based frequency multiplier for wide-range operation
    Weng, Ro-Min
    Su, Tung-Hui
    Liu, Chuan-Yu
    Kuo, Yue-Fang
    2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 419 - 422
  • [39] A wide-range and fast-locking all-digital DLL with one-cycle dynamic synchronizing for in-cell touched LC display
    Hong, Zhen-Jie
    Lo, Yu-Lung
    Shen, Kuan-Yu
    Chen, Guan-Yu
    Li, Wei-Ju
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 118 (01) : 133 - 146
  • [40] A 250-MHz-2-GHz wide-range delay-locked loop
    Kim, BG
    Kim, LS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (06) : 1310 - 1321