共 50 条
- [31] Design of a Low-Power Linear SAR-Based All-Digital Delay-Locked Loop 2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 118 - 124
- [32] A fast-locked all-digital delay-locked loop with non-50% input duty cycle EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1125 - 1128
- [34] A Harmonic-Free All Digital Delay-Locked Loop Using an Improved Fast-Locking Successive Approximation Register-Controlled Scheme IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (12): : 1541 - 1544
- [35] A wide-range delay-locked loop with a new lock-detect circuit 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 1168 - 1171
- [36] An all-digital delay-locked loop using a new LPF state machine 2006 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES,VOLS 1-3, 2006, : 813 - +
- [38] A CMOS delay-locked loop based frequency multiplier for wide-range operation 2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 419 - 422