共 50 条
- [21] An all-digital reused-SAR delay-locked loop with adjustable duty cycle 2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 312 - +
- [22] Design of Delay-Locked Loop for Wide Frequency Locking Range 2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 302 - 305
- [23] A Wide Range All-Digital Delay Locked Loop for Video Applications 2015 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2015, : 372 - 375
- [24] Algorithms Based on All-Digital Phase-Locked Loop for Fast-locking and spur Free PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
- [25] A 0.15 to 2.2 GHz All-Digital Delay-Locked Loop 2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, : 261 - 264
- [27] A 2-4GHz fast-locking frequency multiplying delay-locked loop IEICE ELECTRONICS EXPRESS, 2017, 14 (02): : 1 - 8
- [28] Delay-locked loop based frequency quadrupler with wide operating range and fast locking characteristics 2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1 - 4
- [29] An all-digital delay-locked loop for DDR SDRAM controller applications 2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 199 - +
- [30] A Fast-Locking All-Digital Phase Locked Loop in 90nm CMOS for Gigascale Systems 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1134 - 1137