A Fast-Locking Wide-Range All-Digital Delay-Locked loop with a Starting SAR-Bit Prediction Mechanism

被引:0
|
作者
Yao, Chia-Yu [1 ]
Ho, Yung-Hsiang [1 ]
机构
[1] NTUST, Dept Elect Engn, Taipei, Taiwan
关键词
all-digital delay-locked loop (ADDLL); successive approximation register (SAR); starting SAR-bit prediction; DLL; BUFFER; LINE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an 11-bit all-digital delay-locked loop (ADDLL) with a starting SAR-bit prediction (SSARBP) mechanism. The proposed circuit possesses a wide-operating range such that it can serve as a de-skew buffer for the clock signal. With the proposed SSARBP mechanism, the ADDLL can achieve fast lock and can eliminate the harmonic lock. In the beginning of a SSARBP cycle, the circuit estimates the current delay of the digital-controlled delay line (DCDL). We then predict a suitable SAR starting bit to shorten the lock time. The ADDLL chip is designed using TSMC's 0.18 mu m CMOS cell library. The post-simulation results show that the proposed circuit can operate from 66 MHz to 1 GHz. In the low frequency band, the lock time is within 17-23 clock cycles. In the high frequency band, the lock time is within 17-32 clock cycles. The power consumption of the chip is estimated to be 22 mW at 1.8-V supply voltage and 1-GHz clock frequency.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] An all-digital reused-SAR delay-locked loop with adjustable duty cycle
    Lin, Wei-Ming
    Liu, Shen-Luan
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 312 - +
  • [22] Design of Delay-Locked Loop for Wide Frequency Locking Range
    Chen, Hsun-Hsiang
    Wong, Zih-Hsiang
    Chen, Shen-Li
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 302 - 305
  • [23] A Wide Range All-Digital Delay Locked Loop for Video Applications
    Pasha, Muhammad Touqir
    Shah, Yasir Ali
    Wikner, Jacob
    2015 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2015, : 372 - 375
  • [24] Algorithms Based on All-Digital Phase-Locked Loop for Fast-locking and spur Free
    Xu, Wei
    Li, Wei
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [25] A 0.15 to 2.2 GHz All-Digital Delay-Locked Loop
    Park, Dongjun
    Park, Geontae
    Kim, Jongsun
    2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, : 261 - 264
  • [26] A fast-locking PLL with all-digital locked-aid circuit
    Kao, Shao-Ku
    Hsieh, Fu-Jen
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (02) : 245 - 258
  • [27] A 2-4GHz fast-locking frequency multiplying delay-locked loop
    Kim, Jongsun
    Bae, B-H
    IEICE ELECTRONICS EXPRESS, 2017, 14 (02): : 1 - 8
  • [28] Delay-locked loop based frequency quadrupler with wide operating range and fast locking characteristics
    Wang, Yuan
    Liu, Yuequan
    Jiang, Mengyin
    Jia, Song
    Zhang, Xing
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1 - 4
  • [29] An all-digital delay-locked loop for DDR SDRAM controller applications
    Chung, Ching-Che
    Chen, Pao-Lung
    Lee, Chen-Yi
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 199 - +
  • [30] A Fast-Locking All-Digital Phase Locked Loop in 90nm CMOS for Gigascale Systems
    Chen, Yi-Wei
    Hong, Hao-Chiao
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1134 - 1137