A Fast-Locking Wide-Range All-Digital Delay-Locked loop with a Starting SAR-Bit Prediction Mechanism

被引:0
|
作者
Yao, Chia-Yu [1 ]
Ho, Yung-Hsiang [1 ]
机构
[1] NTUST, Dept Elect Engn, Taipei, Taiwan
关键词
all-digital delay-locked loop (ADDLL); successive approximation register (SAR); starting SAR-bit prediction; DLL; BUFFER; LINE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an 11-bit all-digital delay-locked loop (ADDLL) with a starting SAR-bit prediction (SSARBP) mechanism. The proposed circuit possesses a wide-operating range such that it can serve as a de-skew buffer for the clock signal. With the proposed SSARBP mechanism, the ADDLL can achieve fast lock and can eliminate the harmonic lock. In the beginning of a SSARBP cycle, the circuit estimates the current delay of the digital-controlled delay line (DCDL). We then predict a suitable SAR starting bit to shorten the lock time. The ADDLL chip is designed using TSMC's 0.18 mu m CMOS cell library. The post-simulation results show that the proposed circuit can operate from 66 MHz to 1 GHz. In the low frequency band, the lock time is within 17-23 clock cycles. In the high frequency band, the lock time is within 17-32 clock cycles. The power consumption of the chip is estimated to be 22 mW at 1.8-V supply voltage and 1-GHz clock frequency.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Fast-Locking Wide-Range All-Digital Delay-Locked loop with a Starting SAR-Bit Prediction Mechanism
    Yao, Chia-Yu
    Ho, Yung-Hsiang
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [2] A wide-range and fast-locking all-digital cycle-controlled delay-locked loop
    Chang, HH
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 661 - 670
  • [3] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    Chen Zhujia
    Yang Haigang
    Liu Fei
    Wang Yu
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [4] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    陈柱佳
    杨海钢
    刘飞
    王瑜
    半导体学报, 2011, 32 (10) : 139 - 146
  • [5] All-Digital Fast-Locking Delay-Locked Loop Using a Cyclic-Locking Loop for DRAM
    Jung, Dong-Hoon
    An, Young-Jae
    Ryu, Kyungho
    Park, Jung-Hyun
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1023 - 1027
  • [6] A Wide-Range All-Digital Delay-Locked Loop Using Fast-Lock Variable SAR Algorithm
    Chen, Wei-Cheng
    Yang, Rong-Jyi
    Yao, Chia-Yu
    Chen, Chao-Chyun
    IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,
  • [7] A wide-range and fast-locking clock synthesizer IP based on delay-locked loop
    Hwang, CS
    Chen, P
    Tsao, HW
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 785 - 788
  • [8] A wide-range and ultra fast-locking all-digital SAR DLL without harmonic-locking
    Cai, Zhikuang
    Xu, Tailong
    Sun, Haiyan
    Shi, Longxing
    IEICE ELECTRONICS EXPRESS, 2013, 10 (22):
  • [9] A Wide-Range and Harmonic-Free SAR All-Digital Delay Locked Loop
    Kuo, Ko-Chi
    Li, Sz-Hsien
    2015 15TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2015, : 197 - 200
  • [10] A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS Technology
    Chung, Ching-Che
    Chang, Chia-Lin
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 66 - 69