An All-Digital Phase-Locked Loop with Dynamic Phase Control for Fast Locking

被引:0
|
作者
Chuang, Yun-Chen [1 ]
Tsai, Sung-Lin
Liu, Cheng-En
Lin, Tsung-Hsien
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei, Taiwan
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
An all-digital phase-locked loop (ADPLL) featuring a dynamic phase compensation to accomplish fast-locking is reported. When a frequency-hopping event occurs, the compensation scheme implemented in both frequency and phase domain facilitates agile frequency settling. The phase error is monitored by an auxiliary time-to-digital converter (TDC) to control the divider ratio which directly modulates the frequency of the digital-controlled oscillator (DCO) through an integral path with auto-controlled gain. An uneven-step time-to-digital TDC is implemented for low-power and small chip area consideration. The proposed ADPLL has been fabricated in a 0.18-m CMOS technology. With less than 5-mu s locking time, the measured rms jitter from a 2.49-GHz carrier is about 1.93 ps. The whole ADPLL occupies a chip area of 1.8 mm(2) and dissipates 10.35 mA from a 1.8-V supply.
引用
收藏
页码:297 / 300
页数:4
相关论文
共 50 条
  • [41] An all-digital phase-locked loop for high-speed clock generation
    Chung, CC
    Lee, CY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 347 - 351
  • [42] A Fully Synthesizable All-Digital Phase-Locked Loop with Parametrized and Portable Architecture
    Khalirbaginov, Rustam
    PROCEEDINGS OF THE 2021 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (ELCONRUS), 2021, : 1987 - 1990
  • [43] An all-digital phase-locked loop with high-resolution for SoC applications
    Sheng, Duo
    Chung, Ching-Che
    Lee, Chen-Yi
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 207 - +
  • [44] An all-digital phase-locked loop (ADPLL)-based clock recovery circuit
    Hsu, TY
    Shieh, BJ
    Lee, CY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (08) : 1063 - 1073
  • [45] All-Digital Phase-Locked Loop in Single Flux Quantum Circuit Technology
    Cong, Haolin
    Pedram, Massoud
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2022, 32 (03)
  • [46] Design and analysis of adaptive-bandwidth all-digital phase-locked loop
    Chau, Yawgeng A.
    Chen, Chen-Feng
    Tsai, Kwn-Dai
    2007 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS, VOLS 1 AND 2, 2007, : 5 - 8
  • [47] Design and analysis of all-digital full-hardware phase-locked loop
    Liu, Yajing
    Fan, Yu
    Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2015, 30 (02): : 172 - 179
  • [48] A fast lock-in all-digital phase-locked loop in 40-nm CMOS technology
    Chung, Ching-Che
    Lo, Chi-Kuang
    IEICE ELECTRONICS EXPRESS, 2016, 13 (17):
  • [49] Temperature Compensation using Least Mean Squares for Fast Settling All-Digital Phase-Locked Loop
    Okuno, Keisuke
    Izumi, Shintaro
    Konishi, Toshihiro
    Dae-Woo, Song
    Yoshimoto, Masahiko
    Kawaguchi, Hiroshi
    2013 IEEE 11TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2013,
  • [50] A Fast Locking Digital Phase-Locked Loop using Programmable Charge Pump
    Ali, M.
    Elsemary, H.
    Shawkey, H.
    Zekry, A.
    ICCES'2010: THE 2010 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING & SYSTEMS, 2010, : 135 - 138