An All-Digital Phase-Locked Loop with Dynamic Phase Control for Fast Locking

被引:0
|
作者
Chuang, Yun-Chen [1 ]
Tsai, Sung-Lin
Liu, Cheng-En
Lin, Tsung-Hsien
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei, Taiwan
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
An all-digital phase-locked loop (ADPLL) featuring a dynamic phase compensation to accomplish fast-locking is reported. When a frequency-hopping event occurs, the compensation scheme implemented in both frequency and phase domain facilitates agile frequency settling. The phase error is monitored by an auxiliary time-to-digital converter (TDC) to control the divider ratio which directly modulates the frequency of the digital-controlled oscillator (DCO) through an integral path with auto-controlled gain. An uneven-step time-to-digital TDC is implemented for low-power and small chip area consideration. The proposed ADPLL has been fabricated in a 0.18-m CMOS technology. With less than 5-mu s locking time, the measured rms jitter from a 2.49-GHz carrier is about 1.93 ps. The whole ADPLL occupies a chip area of 1.8 mm(2) and dissipates 10.35 mA from a 1.8-V supply.
引用
收藏
页码:297 / 300
页数:4
相关论文
共 50 条
  • [31] A Novel Flash Fast-Locking Digital Phase-Locked Loop
    Wagdy, Mahmoud Fawzy
    Cabrales, Brandon Casey
    PROCEEDINGS OF THE 2009 SIXTH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: NEW GENERATIONS, VOLS 1-3, 2009, : 47 - 52
  • [32] A fast locked and low phase noise all-digital phase locked loop based on model predictive control
    Mohamad Sayadi
    Ebrahim Farshidi
    Analog Integrated Circuits and Signal Processing, 2016, 88 : 401 - 414
  • [33] A Low-Jitter Fast-Locked All-Digital Phase-Locked Loop With Phase-Frequency-Error Compensation
    Ho, Yung-Hsiang
    Yao, Chia-Yu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (05) : 1984 - 1992
  • [34] A 1.25GHz Fast-Locked All-Digital Phase-Locked Loop with Supply Noise Suppression
    Hung, Chao-Ching
    Chen, I-Fong
    Liu, Shen-Iuan
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 237 - 240
  • [35] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    Chen Zhujia
    Yang Haigang
    Liu Fei
    Wang Yu
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [36] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    陈柱佳
    杨海钢
    刘飞
    王瑜
    半导体学报, 2011, 32 (10) : 139 - 146
  • [37] The Core Chip Design of Fast Locked All Digital Phase-locked Loop
    Zhu, Yaqing
    Tang, Lu
    2019 IEEE 4TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2019), 2019, : 85 - 89
  • [38] A LOW POWER TIME-TO-DIGITAL CONVERTER FOR ALL-DIGITAL PHASE-LOCKED LOOP
    Yu Guangming Wang YuYang Huazhong (Department of Electronic Engineering
    JournalofElectronics(China), 2011, 28 (03) : 402 - 408
  • [39] An All-Digital Phase-Locked Loop with a Multi-Delay-Switching TDC
    Su, Chung-Cheng
    Lin, Cheng-Chung
    Hung, Chung-Chih
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [40] A new all-digital phase-locked loop with high precision and low jitter
    Chow, Hwang-Cherng
    Su, Chung-Hsin
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2008, 95 (12) : 1241 - 1249