An All-Digital Phase-Locked Loop with Dynamic Phase Control for Fast Locking

被引:0
|
作者
Chuang, Yun-Chen [1 ]
Tsai, Sung-Lin
Liu, Cheng-En
Lin, Tsung-Hsien
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei, Taiwan
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
An all-digital phase-locked loop (ADPLL) featuring a dynamic phase compensation to accomplish fast-locking is reported. When a frequency-hopping event occurs, the compensation scheme implemented in both frequency and phase domain facilitates agile frequency settling. The phase error is monitored by an auxiliary time-to-digital converter (TDC) to control the divider ratio which directly modulates the frequency of the digital-controlled oscillator (DCO) through an integral path with auto-controlled gain. An uneven-step time-to-digital TDC is implemented for low-power and small chip area consideration. The proposed ADPLL has been fabricated in a 0.18-m CMOS technology. With less than 5-mu s locking time, the measured rms jitter from a 2.49-GHz carrier is about 1.93 ps. The whole ADPLL occupies a chip area of 1.8 mm(2) and dissipates 10.35 mA from a 1.8-V supply.
引用
收藏
页码:297 / 300
页数:4
相关论文
共 50 条
  • [21] A New All-Digital Phase-Locked Loop Based on Single CPLD
    Shen, Weicong
    Zhang, Fan
    PROCEEDINGS OF 2016 8TH IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN 2016), 2016, : 307 - 310
  • [22] Direct Digital Synthesis-Based All-Digital Phase-Locked Loop
    Vezant, Benoit
    Mansuy, Cedric
    Bui, Hung Tien
    Boyer, Francois-Raymond
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 49 - +
  • [23] An All-Digital Phase-Locked Loop Compiler with Liberty Timing Files
    Chung, Ching-Che
    Sheng, Duo
    Chen, Chen-Han
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [24] CMOS high-resolution all-digital phase-locked loop
    Mokhtari, E
    Sawan, M
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 221 - 224
  • [25] All-Digital Phase-Locked Loop with an Adaptive Bandwidth Design Procedure
    Chau, Yawgeng A.
    Chen, Chen-Feng
    2009 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS 2009), 2009, : 89 - 92
  • [26] Jitter Optimisation in a Generalised All-Digital Phase-Locked Loop Model
    Koskin, Eugene
    Bisiaux, Pierre
    Galayko, Dimitri
    Blokhina, Elena
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (01) : 77 - 81
  • [27] An FPGA-Based Linear All-Digital Phase-Locked Loop
    Kumm, Martin
    Klingbeil, Harald
    Zipf, Peter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (09) : 2487 - 2497
  • [28] An All-Digital Optical Phase-Locked Loop Suitable for Satellite Downlinks
    Panasiewicz, Jognes
    Arab, Nisrine
    Destic, Fabien
    Pacheco, Gefeson M.
    Rissons, Angelique
    PHOTONICS, 2023, 10 (12)
  • [29] A fast locked and low phase noise all-digital phase locked loop based on model predictive control
    Sayadi, Mohamad
    Farshidi, Ebrahim
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 88 (03) : 401 - 414
  • [30] ALL DIGITAL PHASE-LOCKED LOOP WITH A WIDE LOCKING RANGE.
    Hikawa, Hiroomi
    Zheng, Nanning
    Mori, Shinsaku
    Electronics and Communications in Japan, Part I: Communications (English translation of Denshi Tsushin Gakkai Ronbunshi), 1987, 70 (07): : 70 - 77