An All-Digital Phase-Locked Loop with Dynamic Phase Control for Fast Locking

被引:0
|
作者
Chuang, Yun-Chen [1 ]
Tsai, Sung-Lin
Liu, Cheng-En
Lin, Tsung-Hsien
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei, Taiwan
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
An all-digital phase-locked loop (ADPLL) featuring a dynamic phase compensation to accomplish fast-locking is reported. When a frequency-hopping event occurs, the compensation scheme implemented in both frequency and phase domain facilitates agile frequency settling. The phase error is monitored by an auxiliary time-to-digital converter (TDC) to control the divider ratio which directly modulates the frequency of the digital-controlled oscillator (DCO) through an integral path with auto-controlled gain. An uneven-step time-to-digital TDC is implemented for low-power and small chip area consideration. The proposed ADPLL has been fabricated in a 0.18-m CMOS technology. With less than 5-mu s locking time, the measured rms jitter from a 2.49-GHz carrier is about 1.93 ps. The whole ADPLL occupies a chip area of 1.8 mm(2) and dissipates 10.35 mA from a 1.8-V supply.
引用
收藏
页码:297 / 300
页数:4
相关论文
共 50 条
  • [1] A Fast-Locking All-Digital Phase-Locked Loop With Dynamic Loop Bandwidth Adjustment
    Lin, Jung-Mao
    Yang, Ching-Yuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (10) : 2411 - 2422
  • [2] Algorithms Based on All-Digital Phase-Locked Loop for Fast-locking and spur Free
    Xu, Wei
    Li, Wei
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [3] WIDEBAND ALL-DIGITAL PHASE-LOCKED LOOP
    YAMAMOTO, H
    MORI, S
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1975, 58 (03): : 27 - 34
  • [4] An All-Digital Phase-Locked Loop with Fast Acquisition and Low Jitter
    Zhao, Jun
    Kim, Yong-Bin
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 277 - 280
  • [5] Phase-domain all-digital phase-locked loop
    Staszewski, RB
    Balsara, PT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (03) : 159 - 163
  • [6] A Fast Locking All-Digital Phase-Locked Loop via Feed-Forward Compensation Technique
    Chen, Xin
    Yang, Jun
    Shi, Long-Xing
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (05) : 857 - 868
  • [7] A Novel All-Digital Phase-Locked Loop With Ultra Fast Frequency and Phase Acquisition
    Zhao, Jun
    Kim, Yong-Bin
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 487 - 490
  • [8] A fast-locking digital phase-locked loop
    Wagdy, Mahmoud Fawzy
    Vaishnava, Srishti
    THIRD INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: NEW GENERATIONS, PROCEEDINGS, 2006, : 742 - +
  • [9] BINARY QUANTIZED ALL-DIGITAL PHASE-LOCKED LOOP
    YUKAWA, J
    MORI, S
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1973, 56 (12): : 21 - 28
  • [10] Feedback tuning algorithm for fast-locking all-digital phase-locked loops
    Xie L.
    Wang Y.
    Qiao S.
    Hei Y.
    Qiao, Shushan (qiaoshushan@ime.ac.cn), 2018, Science Press (45): : 91 - 96