Layout techniques for on-chip interconnect inductance reduction

被引:1
|
作者
Tu, SW [1 ]
Jou, JY [1 ]
Chang, YW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
D O I
10.1109/ASPDAC.2004.1337578
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the operation frequency reaches gigahertz in deep-submicron designs, the effects of inductance on noise and delay can no longer be neglected. Some of the previous techniques such as net ordering, shield insertion, twisted-bundle layout structure, and interdigitated techniques are either inefficient or incur too much area penalty. In this paper, we present two techniques ground-aware net routing and source pin positioning that can reduce inductance effectively without incurring area penalty. In order to prove the effectiveness of our techniques, we use the famous 3D field-solver FastHenry [7] to extract inductances and verify our results. All simulation results show that our proposed techniques can significantly reduce inductances without incurring area penalty.
引用
收藏
页码:269 / 273
页数:5
相关论文
共 50 条
  • [1] Layout techniques for minimizing on-chip interconnect self inductance
    Massoud, Y
    Majors, S
    Bustami, T
    White, J
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 566 - 571
  • [2] Extraction and applications of on-chip interconnect inductance
    Wong, SS
    Kim, SY
    Yue, CP
    Chang, R
    O'Mahony, F
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 142 - 146
  • [3] Sensitivity of interconnect delay to on-chip inductance
    Ismail, YI
    Freidman, EG
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL III: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 403 - 406
  • [4] Shielding effect of on-chip interconnect inductance
    El-Moursy, MA
    Friedman, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (03) : 396 - 400
  • [5] Layout based frequency dependent inductance and resistance extraction for on-chip interconnect timing analysis
    Krauter, B
    Mehrotra, S
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 303 - 308
  • [6] On-chip interconnect inductance - Friend or foe (invited)
    Wong, SS
    Yue, P
    Chang, R
    Kim, SY
    Kleveland, B
    O'Mahony, F
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 389 - 394
  • [7] Global interconnect optimization in the presence of on-chip inductance
    Roy, Abinash
    Chowdhury, Masud H.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 885 - 888
  • [8] Novel layout technique for on-chip inductance minimization
    Dao, V. T. S.
    Etoh, T. G.
    Tanaka, M.
    Akino, T.
    MICROELECTRONICS INTERNATIONAL, 2009, 26 (03) : 3 - 8
  • [9] A realizable driving point model for on-chip interconnect with inductance
    Kashyap, CV
    Krauter, BL
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 190 - 195
  • [10] On-Chip Crosstalk Noise Reduction Model using interconnect optimization Techniques
    Hunagund, P. V.
    Kalpana, A. B.
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 87 - +