Approximate Arai DCT Architecture for HEVC

被引:5
|
作者
Renda, Giovanni [1 ]
Masera, Maurizio [1 ]
Martina, Maurizio [1 ]
Masera, Guido [1 ]
机构
[1] Politecn Torino, Dept Elect & Telecommun, I-10129 Turin, Italy
关键词
VIDEO; EFFICIENT;
D O I
10.1109/NGCAS.2017.38
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work describes an approximate DCT architecture for the High Efficiency Video Coding (HEVC) standard. Since the standard requires to support multiple block sizes, architectures based on exact implementation require a relevant amount of hardware resources, namely multipliers and adders. This work aims to reduce the amount of hardware resources while keeping the rate-distortion performance nearly optimal. To achieve this goal, this work exploits an exact factorization of the DCT of size N = 8, which is then extended to obtain approximate DCTs of size N = 16 and N = 32. Simulation and implementation results prove that the proposed approximate solution features a complexity reduction with respect to exact one of more than 43% with an average rate-distortion performance loss of 4.74% for the worst-case (all-intra) configuration.
引用
收藏
页码:133 / 136
页数:4
相关论文
共 50 条
  • [41] DCT based interpolation filter for Motion Compensation in HEVC
    Alshin, Alexander
    Alshina, Elena
    Park, JeongHoon
    Han, Woo-Jin
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XXXV, 2012, 8499
  • [42] A Stochastic Computation Based Integer DCT Implementation in HEVC
    Zhang, Shuaifu
    Shen, Yu
    Yang, Canmei
    2014 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATIONS AND COMPUTING (ICSPCC), 2014, : 153 - 157
  • [43] Performance Analysis of 8-Point Approximate DCT Architecture Using Conventional and Hybrid Adders
    Vaithiyanathan, D.
    Kolhe, Rajhans
    Mishra, Alok Kumar
    Britto, Pari J.
    Kunaraj, K.
    2020 6TH IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2020) (FORMERLY INIS), 2020, : 246 - 249
  • [44] Energy Scalable Approximate DCT Architecture Trading Quality via Boundary Error-resiliency
    Garg, Bharat
    Bharadwaj, Nitesh K.
    Sharma, G. K.
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 306 - 311
  • [45] AN AREA-EFFICIENT 4/8/16/32-POINT INVERSE DCT ARCHITECTURE FOR UHDTV HEVC DECODER
    Sun, Heming
    Zhou, Dajiang
    Zhu, Jiayi
    Kimura, Shinji
    Goto, Satoshi
    2014 IEEE VISUAL COMMUNICATIONS AND IMAGE PROCESSING CONFERENCE, 2014, : 197 - 200
  • [46] Area and Power-Efficient Variable-Sized DCT Architecture for HEVC Using Muxed-MCM Problem
    Shabani A.
    Sabri M.
    Khabbazan B.
    Timarchi S.
    IEEE Transactions on Circuits and Systems I: Regular Papers, 2021, 68 (03) : 1259 - 1268
  • [47] CORDIC based Novel Energy-efficient approximate DCT architecture for Error-resilient Applications
    Nawandar, Neha K.
    Satpute, Vishal R.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 655 - 660
  • [48] Low Power and Area Efficient Approximate 2D-DCT Architecture for Wireless Capsule Endoscopy
    Solanki, Vaibhavi
    Kumar, Rahul Ranjan
    Ghagare, Praveen
    Darji, A. D.
    2022 35TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID 2022) HELD CONCURRENTLY WITH 2022 21ST INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (ES 2022), 2022, : 222 - 227
  • [49] A Novel DCT-Based Video Steganography Algorithm for HEVC
    Liu, Si
    Liu, Yunxia
    Feng, Cong
    Zhao, Hongguo
    INTELLIGENT COMPUTING METHODOLOGIES, PT III, 2022, 13395 : 604 - 614
  • [50] An Approximate HEVC Intra Angular Prediction Hardware
    Kalali, Ercan
    Hamzaoglu, Ilker
    IEEE ACCESS, 2020, 8 : 2599 - 2607