Approximate Arai DCT Architecture for HEVC

被引:5
|
作者
Renda, Giovanni [1 ]
Masera, Maurizio [1 ]
Martina, Maurizio [1 ]
Masera, Guido [1 ]
机构
[1] Politecn Torino, Dept Elect & Telecommun, I-10129 Turin, Italy
关键词
VIDEO; EFFICIENT;
D O I
10.1109/NGCAS.2017.38
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work describes an approximate DCT architecture for the High Efficiency Video Coding (HEVC) standard. Since the standard requires to support multiple block sizes, architectures based on exact implementation require a relevant amount of hardware resources, namely multipliers and adders. This work aims to reduce the amount of hardware resources while keeping the rate-distortion performance nearly optimal. To achieve this goal, this work exploits an exact factorization of the DCT of size N = 8, which is then extended to obtain approximate DCTs of size N = 16 and N = 32. Simulation and implementation results prove that the proposed approximate solution features a complexity reduction with respect to exact one of more than 43% with an average rate-distortion performance loss of 4.74% for the worst-case (all-intra) configuration.
引用
收藏
页码:133 / 136
页数:4
相关论文
共 50 条
  • [31] Design and Implementation of Approximate DCT Architecture in Quantum-Dot Cellular Automata
    Bahar, Ali Newaz
    Wahid, Khan A.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (12) : 2530 - 2539
  • [32] Design of Approximate Discrete Cosine Transform Architecture for Image Compression with HEVC Intra Prediction
    Akman, Ali
    Cekli, Serap
    2020 12TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO), 2020, : 155 - 158
  • [33] An efficient parallel-pipelined intra prediction architecture to support DCT/DST engine of HEVC encoder
    Poola, Lakshmi
    Aparna, P.
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2022, 19 (03) : 539 - 550
  • [34] Low-power Multi-Size HEVC DCT Architecture Proposal for QFHD Video Processing
    Martinez, Luana Vieira
    Livi Ramos, Fabio Luis
    Zatt, Bruno
    Porto, Marcelo
    Bampi, Sergio
    2017 30TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2017): CHOP ON SANDS, 2017, : 41 - 46
  • [35] An efficient parallel-pipelined intra prediction architecture to support DCT/DST engine of HEVC encoder
    Lakshmi Poola
    P. Aparna
    Journal of Real-Time Image Processing, 2022, 19 : 539 - 550
  • [36] An Area-Efficient Variable-Size Fixed-Point DCT Architecture for HEVC Encoding
    Masera, Maurizio
    Masera, Guido
    Martina, Maurizio
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2020, 30 (01) : 232 - 242
  • [37] A Low Energy HEVC Inverse DCT Hardware
    Kalali, Ercan
    Ozcan, Erdem
    Yalcinkaya, Ozgun Mert
    Hamzaoglu, Ilker
    2013 IEEE THIRD INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN), 2013,
  • [38] High Performance Integer DCT Architectures for HEVC
    Basiri, Mohamed Asan M.
    Mahammad, Noor S. K.
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 121 - 126
  • [39] Hardware-Efficient 2D-DCT/IDCT Architecture for Portable HEVC-Compliant Devices
    Singhadia, Ashish
    Mamillapalli, Meghan
    Chakrabarti, Indrajit
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2020, 66 (03) : 203 - 212
  • [40] Memory Data Reorganization for Performance Improvement of HEVC DCT
    Kim, Hyunwoo
    Jo, Song Hyun
    Hussain, Farhan
    Song, Yong Ho
    2014 International Conference on Electronics, Information and Communications (ICEIC), 2014,