Approximate Arai DCT Architecture for HEVC

被引:5
|
作者
Renda, Giovanni [1 ]
Masera, Maurizio [1 ]
Martina, Maurizio [1 ]
Masera, Guido [1 ]
机构
[1] Politecn Torino, Dept Elect & Telecommun, I-10129 Turin, Italy
关键词
VIDEO; EFFICIENT;
D O I
10.1109/NGCAS.2017.38
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work describes an approximate DCT architecture for the High Efficiency Video Coding (HEVC) standard. Since the standard requires to support multiple block sizes, architectures based on exact implementation require a relevant amount of hardware resources, namely multipliers and adders. This work aims to reduce the amount of hardware resources while keeping the rate-distortion performance nearly optimal. To achieve this goal, this work exploits an exact factorization of the DCT of size N = 8, which is then extended to obtain approximate DCTs of size N = 16 and N = 32. Simulation and implementation results prove that the proposed approximate solution features a complexity reduction with respect to exact one of more than 43% with an average rate-distortion performance loss of 4.74% for the worst-case (all-intra) configuration.
引用
收藏
页码:133 / 136
页数:4
相关论文
共 50 条
  • [21] Approximate Memory with Approximate DCT
    Ma, Shenghou
    Ampadu, Paul
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 355 - 358
  • [22] A Novel Algorithmic Approach for Efficient Realization of 2-D-DCT Architecture for HEVC
    Singhadia, Ashish
    Bante, Pratik
    Chakrabarti, Indrajit
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2019, 65 (03) : 264 - 273
  • [23] Efficient architecture of variable size HEVC 2D-DCT for FPGA platforms
    Chen, Min
    Zhang, Yuanzhi
    Lu, Chao
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 73 : 1 - 8
  • [24] Energy Aware Computation Driven Approximate DCT Architecture for Image Processing
    Kaushal, Vikas
    Garg, Bharat
    Jaiswal, Ankur
    Sharma, G. K.
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 357 - 362
  • [25] Efficient Integer DCT Architectures for HEVC
    Meher, Pramod Kumar
    Park, Sang Yoon
    Mohanty, Basant Kumar
    Lim, Khoon Seong
    Yeo, Chuohao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2014, 24 (01) : 168 - 178
  • [26] Flexible Integer DCT Architectures for HEVC
    Park, Sang Yoon
    Meher, Pramod Kumar
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1376 - 1379
  • [27] A Low Cost, Constant Throughput and Reusable 8X8 DCT Architecture for HEVC
    Chatterjee, Subiman
    Sarawadekar, Kishor Prabhakar
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 217 - 220
  • [28] An Efficient Hybrid Integer Coefficient-DCT Architecture using Quantization Module for HEVC Standard
    Hegde, Ganapathi
    Akhil, P. G.
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [29] Area-Time Efficient Two-Dimensional Reconfigurable Integer DCT Architecture for HEVC
    Meher, Pramod Kumar
    Lam, Siew-Kei
    Srikanthan, Thambipillai
    Kim, Dong Hwan
    Park, Sang Yoon
    ELECTRONICS, 2021, 10 (05) : 1 - 11
  • [30] Adaptive Approximated DCT Architectures for HEVC
    Masera, Maurizio
    Martina, Maurizio
    Masera, Guido
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2017, 27 (12) : 2714 - 2725