A BIST method based on concurrent single-control testability of RTL data paths

被引:4
作者
Yamaguchi, K [1 ]
Wada, H [1 ]
Masuzawa, T [1 ]
Fujiwara, H [1 ]
机构
[1] Nara Inst Sci & Technol, Grad Sch Informat Sci, Nara 6300101, Japan
来源
10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS | 2001年
关键词
design for testability; RTL data path; built-in self-test; single-control testability; hierarchical test; concurrent test;
D O I
10.1109/ATS.2001.990302
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new BIST(Built-In Self-Test) method for register transfer level data paths based on both hierarchical testing and "test-per-clock" scheme. In the proposed method, test pattern generators and response analyzers are placed on primary inputs and primary outputs, and test patterns and test responses are transferred along paths in the data paths. This paper proposes a new testability for BIST, concurrent single-control testability, and presents a new BIST method based on the testability. The concurrent single-control testability is an extension of single-control testability we proposed in [2] and has advantage that test application time becomes shorter because multiple combinational modules can be tested at the same time (i,e., concurrent testing). Our experimental results show that the proposed method reduces test application time without increasing so much hardware overhead compared with the previous method.
引用
收藏
页码:313 / 318
页数:6
相关论文
共 3 条
[1]  
ABRAMOVICI M, 1999, DIGITAL SYSTEM TESTI
[2]  
KOENEMANN B, P 1979 IEEE TEST C, P37
[3]   Single-control testability of RTL data paths for BIST [J].
Masuzawa, T ;
Izutsu, M ;
Wada, H ;
Fujiwara, H .
PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, :210-215