Serial Biasing Technique for Electronic Design Automation in RSFQ Circuits

被引:3
|
作者
Shukla, Ashish [1 ]
Filippov, Timur, V [2 ]
Kirichenko, Dmitri E. [2 ]
Meher, Sukanya S. [2 ]
Celik, Mustafa Eren [2 ]
Seok, Mingoo [1 ]
Gupta, Deepnarayan [2 ]
机构
[1] Columbia Univ, Dept Elect Engn, New York, NY 10027 USA
[2] Hypres Inc, Elmsford, NY 10523 USA
关键词
Metals; Junctions; Pipelines; Libraries; Layout; Receivers; Standards; Electronic design automation (EDA); grapevine; rapid single flux quantum (RSFQ); serial biasing; supertools;
D O I
10.1109/TASC.2022.3214767
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There has been renewed interest and efforts in increasing the complexity of superconductor circuits by means of electronic design automation (EDA). Serial biasing (SB) is a technique that reduces the total dc bias current required by large rapid single flux quantum (RSFQ) circuits, including its energy-efficient variant, ERSFQ. We believe SB needs to be incorporated in any EDA flow for large circuits. In SB, equally biased circuit blocks are placed on galvanically isolated islands and biased in series. SFQ pulses are transferred between islands by means of driver-receiver pairs (DRPs). The special current management technique, called the grapevine (GV) approach and introduced earlier, is used to handle the bias current flowing in and out of an island. In this article, we present all required layout primitives needed to implement SB for the IARPA-led SuperTools cell library that targets the SFQ5ee fab node at MIT Lincoln Laboratory. We discuss the horizontal and vertical composite driver-receiver pairs that comprise not only DRPs but also transmitters and receivers for passive transmission lines. We present the basic blocks to implement the GV managing technique for current injection and extraction. As a proof of concept, we designed a four-island test circuit that comprises all discussed layout primitives and employs an on-chip pseudorandom binary sequence generator as a test pattern source. The test circuit worked up to 50 GHz at the BER level of 10(-12). We discuss future steps to improve the SB technique.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] Zero Static Power Dissipation Biasing of RSFQ Circuits
    Kirichenko, D. E.
    Sarwana, S.
    Kirichenko, A. F.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2011, 21 (03) : 776 - 779
  • [2] Design of HTS RSFQ circuits
    Toepfer, H
    Ortlepp, T
    Uhlmann, HF
    Cassel, D
    Siegel, M
    PHYSICA C-SUPERCONDUCTIVITY AND ITS APPLICATIONS, 2003, 392 : 1420 - 1425
  • [3] Reduction of power consumption of RSFQ circuits by inductance-load biasing
    Div. of Elec. and Comp. Engineering, Yokohama National University, Tokiwadai 79-5, Hodogaya-ku, Yokohama 240-8501, Japan
    Supercond Sci Technol, 11 (918-920):
  • [4] Electronic Design Automation tools for superconducting circuits
    Fourie, Coenrad J.
    32ND INTERNATIONAL SYMPOSIUM ON SUPERCONDUCTIVITY (ISS2019), 2020, 1590
  • [5] Reduction of power consumption of RSFQ circuits by inductance-load biasing
    Yoshikawa, N
    Kato, Y
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 1999, 12 (11): : 918 - 920
  • [6] Design for testability (DFT) for RSFQ circuits
    Li, Mingye
    Lin, Yunkun
    Gupta, Sandeep
    2023 IEEE 41ST VLSI TEST SYMPOSIUM, VTS, 2023,
  • [7] AUTOMATED DESIGN OF BIASING CIRCUITS
    DOWELL, RI
    ROHRER, RA
    IEEE TRANSACTIONS ON CIRCUIT THEORY, 1971, CT18 (01): : 85 - &
  • [8] Serial Biasing of 16 Modular Circuits at 50 Gb/s
    Kaplan, Steven B.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2012, 22 (04)
  • [9] RSFQ-asynchronous timing (RSFQ-AT): A new design methodology for implementation in CAD automation
    Gerber, HR
    Fourie, CJ
    Perold, WJ
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2005, 15 (02) : 272 - 275
  • [10] A Robust and Self-Adaptive Clocking Technique for RSFQ Circuits - The Architecture
    Tadros, Ramy N.
    Beerel, Peter A.
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,