FPGA implementation of high performance FIR filters

被引:0
|
作者
Kollig, P
AlHashimi, BM
Abbott, KM
机构
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents the design and implementation of high performance, high speed linear phase FIR filters using FPGA technology. Various well known multiplier architectures are compared and an appropriate structure for FPGA implementation is identified. The high data throughput required to accommodate the input sample values is achieved using an interleaved memory structure. To provide flexibility, a generic VHDL filter model has been developed which allows the automatic synthesis from specification down to FPGA realisation. The model operates on 2's complement numbers and is characterised by three user defined parameters: number of filter taps, signal and coefficient wordlengths. To demonstrate the design process, the implementation of a 64 tap linear phase filter with 60 dB attenuation at 0.28 fs, 12 dB attenuation at 0.25 fs and a passband ripple of +/- 0.01 dB up to 0.22 fs is included. The filter with 10 bit signal and 8 bit coefficient wordlength has been realised on a Xilinx XC4006E device and operates at a sampling frequency of 1.4 MHz.
引用
收藏
页码:2240 / 2243
页数:4
相关论文
共 50 条
  • [21] FPGA Implementation of Reconfigurable Architecture for Half-band FIR Filters
    Goswami, Avi
    Agarwal, Meenakshi
    Rawat, Tarun Kumar
    Singh, Kunwar
    PROCEEDINGS OF 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC 2K17), 2017, : 592 - 596
  • [22] Efficient FPGA implementation of sharp FIR filters using the FRM technique
    Li, Shuguo
    Zhang, Jian
    IEICE ELECTRONICS EXPRESS, 2009, 6 (23): : 1656 - 1662
  • [23] Novel design and FPGA implementation of DA-RNS FIR filters
    Wang, W
    Swamy, MNS
    Ahmad, MO
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2004, 13 (06) : 1233 - 1249
  • [24] Design and implementation of low power multiplierless FIR filters on FPGA and ASIC
    Soni, Teena
    Kumar, A.
    Sharma, Ila
    Panda, Manoj Kumar
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024,
  • [25] FPGA implementation of digital upconversion using distributed arithmetic FIR filters
    Salim, T
    Devlin, J
    Whittington, J
    2004 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2004, : 335 - 338
  • [26] Design and FPGA implementation of high-speed square-root-raised-cosine FIR filters
    Zhang, WL
    Pan, CY
    Guo, XB
    Yang, ZX
    PROCEEDINGS OF THE 2002 IEEE 10TH DIGITAL SIGNAL PROCESSING WORKSHOP & 2ND SIGNAL PROCESSING EDUCATION WORKSHOP, 2002, : 232 - 235
  • [27] The Implementation methods of High Speed FIR Filter on FPGA
    Li, Ying
    Peng, Chungan
    Yu, Dunshan
    Zhang, Xing
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2208 - 2211
  • [28] FPGA Implementation of Polyphase Decomposed FIR Filters for Interpolation Used in Δ-Σ Audio DAC
    Ben Ameur, Noura
    Soyah, Maher
    Masmoudi, Nouri
    Loulou, Mourad
    2009 3RD INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS (SCS 2009), 2009, : 198 - +
  • [29] Design and FPGA implementation of systolic FIR filters using the Fermat number ALU
    Safiri, H
    Ahmadi, M
    Jullien, GA
    Dimitrov, VS
    THIRTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1997, : 1052 - 1056
  • [30] Low power implementation of high throughput FIR filters
    Arslan, T
    Erdogan, AT
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 373 - 376