Diagnostic simulation of stuck-at faults in sequential circuits using compact lists

被引:3
作者
Hartanto, I
Venkataraman, S
Fuchs, WK
Rudnick, EM
Patel, JH
Chakravarty, S
机构
[1] Agilent Technol, Santa Clara, CA 95051 USA
[2] Intel Corp, Hillsboro, OR 97124 USA
[3] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[4] Univ Illinois, Ctr Reliable & High Performance Comp, Urbana, IL 61801 USA
[5] Intel Corp, Santa Clara, CA 95052 USA
关键词
fault simulation; stuck-at fault diagnosis;
D O I
10.1145/502175.502177
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This article describes a diagnostic fault simulator for stuck-at faults in sequential circuits that is both time and space efficient. The simulator represents indistinguishable classes of faults as memory efficient lists. The use of lists reduces the number of output response comparisons between faults and hence speeds up the simulation process. The lists also make it easy to drop faults when they are fully distinguished from other faults. Experimental results on the ISCAS89 circuits show that the simulator runs significantly faster than an earlier work based on distinguishability matrices, and for large circuits is faster and more memory efficient than a recent method based on lists of indistinguishable faults. The paper provides the first reports on pessimistic and optimistic diagnostic measures for all faults of the large ISCAS circuits with known deterministic tests. The diagnostic fault simulator has also been modified to diagnose defects, given the output responses of failing devices. Results on simulated bridging defects show that the diagnosis time is comparable to the time for fault simulation with fault dropping.
引用
收藏
页码:471 / 489
页数:19
相关论文
共 15 条
[1]  
AITKEN RC, 1995, HEWLETT-PACKARD J, V46, P110
[2]  
BRGLEZ F, 1989, 1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, P1929, DOI 10.1109/ISCAS.1989.100747
[3]  
CAMURATI P, 1990, PROCEEDINGS : INTERNATIONAL TEST CONFERENCE 1990, P52, DOI 10.1109/TEST.1990.114000
[4]   Diagnostic fault simulation for synchronous sequential circuits [J].
Chen, SC ;
Jou, JM .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (03) :299-308
[5]  
CHENG WT, 1989, P INT S CIRC SYST MA, P1938
[6]  
GREENSTEIN GS, 1992, P INT C COMP AID DES, P268
[7]  
Kubiak K., 1992, Proceedings. 29th ACM/IEEE Design Automation Conference (Cat. No.92CH3144-3), P347, DOI 10.1109/DAC.1992.227780
[8]  
Niermann T.M., 1991, P EUR DES AUT C, P214
[9]   PROOFS - A FAST, MEMORY-EFFICIENT SEQUENTIAL-CIRCUIT FAULT SIMULATOR [J].
NIERMANN, TM ;
CHENG, WT ;
PATEL, JH .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (02) :198-207
[10]  
POMERANZ I, 1994, ACM IEEE D, P504