FPGA-Based High-Performance Time-to-Digital Converters by Utilizing Multi-Channels Looped Carry Chains

被引:0
|
作者
Cui, Ke [1 ]
Liu, Zongkai [1 ]
Zhu, Rihong [1 ]
Li, Xiangyu [2 ]
机构
[1] Nanjing Univ Sci & Technol, MIIT Key Lab Adv Solid Laser, Nanjing, Jiangsu, Peoples R China
[2] Nanjing Univ Sci & Technol, Sch Comp Sci & Engn, Nanjing, Jiangsu, Peoples R China
来源
2017 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY (ICFPT) | 2017年
关键词
to digital converter; Vernier; carry chain; FPGA; TDC;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Time-to-digital converters (TDCs) are core components in many applications and numerous works on this theme have been conducted in recent years. For field programmable gate array (FPGA) based TDCs, their overall performance are still not satisfying when compared with application specific integrated circuit (ASIC) based TDCs. We propose multi-channels looped carry chain TDC architecture in this paper in order to narrow down the performance gap between FPGAs and ASICs. An example TDC prototype implemented on a Stratix III FPGA chip by using the proposed method achieves the resolution below 20 ps, the precision root mean square (RMS) below 15 ps, and the differential non-linearity (DNL) and integral non-linearity (INL) within the range of 2 least significant bit (LSB) peak-to-peak value. This performance is very competitive among all existing FPGA-based designs and close to some ASIC-based TDCs.
引用
收藏
页码:223 / 226
页数:4
相关论文
共 50 条
  • [41] Assessment of the Bundle SNSPD Plus FPGA-Based TDC for High-Performance Time Measurements
    Garzetti, Fabio
    Lusardi, Nicola
    Ronconi, Enrico
    Costa, Andrea
    Velez, Santiago Tarrago
    Galland, Christophe
    Geraci, Angelo
    IEEE ACCESS, 2022, 10 : 127894 - 127910
  • [42] Adaptive high-performance velocity evaluation based on a high-resolution time-to-digital converter
    Lygouras, John N.
    Pachidis, Theodore P.
    Tarchanidis, Kostas N.
    Kodogiannis, Vassilis S.
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2008, 57 (09) : 2035 - 2043
  • [43] A Pipelined Time Stretching for High Throughput Counter-based Time-to-Digital Converters
    Shin, Seongheon
    Yoo, Hyung-Joun
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 57 - 58
  • [44] Synchronous Adaptive Resolver-to-Digital Converter for FPGA-Based High-Performance Control Loops
    Sabatini, Valerio
    Di Benedetto, Marco
    Lidozzi, Alessandro
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2019, 68 (10) : 3972 - 3982
  • [45] FPGA-Based High-Performance Digital Control System for Multicoordinate Machine Tools and Industrial Robots
    Zelenskii A.A.
    Abdullin T.K.
    Ilyukhin Y.V.
    Khar’kov M.A.
    Russian Engineering Research, 2020, 40 (01) : 58 - 60
  • [46] A High-Performance FPGA-Based Implementation of the LZSS Compression Algorithm
    Shcherbakov, Ivan
    Weis, Christian
    Wehn, Norbert
    2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS & PHD FORUM (IPDPSW), 2012, : 449 - 453
  • [47] High-Performance Reconfigurable Pipeline Implementation for FPGA-Based SmartNIC
    Song, Xiaoyong
    Lu, Rui
    Guo, Zhichuan
    MICROMACHINES, 2024, 15 (04)
  • [48] High-Performance FPGA-based Accelerator for Bayesian Neural Networks
    Fan, Hongxiang
    Ferianc, Martin
    Rodrigues, Miguel
    Zhou, Hongyu
    Niu, Xinyu
    Luk, Wayne
    2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 1063 - 1068
  • [49] A High-Performance FPGA-Based Depthwise Separable Convolution Accelerator
    Huang, Jiye
    Liu, Xin
    Guo, Tongdong
    Zhao, Zhijin
    ELECTRONICS, 2023, 12 (07)
  • [50] Survey on FPGA-based High-performance Programmable Data Plane
    Zhao P.
    Cheng G.
    Zhao D.-Y.
    Ruan Jian Xue Bao/Journal of Software, 2023, 34 (11): : 5330 - 5354