Impact of Interface Traps in Floating-Gate Memory Based on Monolayer MoS2

被引:9
|
作者
Giusi, G. [1 ]
Marega, G. M. [2 ]
Kis, A. [2 ]
Iannaccone, G. [3 ]
机构
[1] Univ Messina, Engn Dept, I-98166 Messina, Italy
[2] Ecole Polytech Fed Lausanne EPFL, Inst Elect & Microengn, CH-1015 Lausanne, Switzerland
[3] Univ Pisa, Dipartimento Ingn Informaz, I-56122 Pisa, Italy
关键词
Bidimensional materials; device simulation; experimental measurements; floating-gate (FG); memories; modeling; MoS2; nonvolatile memories (NVMs); transition metal dichalcohenides; HYSTERESIS; MODEL;
D O I
10.1109/TED.2022.3208804
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Two-dimensional materials (2DMs) have found potential applications in many areas of electronics, such as sensing, memory systems, optoelectronics, and power. Despite an intense experimental work, the literature is lacking of accurate modeling of nonvolatile memories (NVMs) based on 2DMs. In this work, using technology CAD simulations and model calibration with experiments, we show that the experimental program/erase characteristics of floating-gate (FG) memory devices based on monolayer molybdenum disulphide can be explained by considering bandgap trap states at the dielectric-semiconductor interface. The simulation model includes a classical approach based on drift-diffusion longitudinal channel transport and on nonlocal Wentzel-Kramers-Brillouin (WKB) tunneling for transversal transport (responsible of FG charging/discharging) and for tunneling at contacts. From hysteresis and pulse programming simulations on scaled devices, we find that the long-channel programming window is still maintained at similar to 100 nm and that process improvements aimed at reducing the concentration of interface traps in the semiconducting bandgap could significantly optimize memory operation.
引用
收藏
页码:6121 / 6126
页数:6
相关论文
共 50 条
  • [31] THE FLOATING-GATE MOS DEVICE AS AN ANALOG TRIMMING ELEMENT
    GAO, WN
    SNELGROVE, WM
    MICROELECTRONICS JOURNAL, 1994, 25 (05) : 353 - 361
  • [32] Monolayer MoS2 for nonvolatile memory applications
    Chang, Kai-Ping
    Wang, Jer-Chyi
    Chen, Chang-Hsiao
    Li, Lain-Long
    Lai, Chao-Sung
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 489 - 491
  • [33] Impact of impurities, interface traps and contacts on MoS2 MOSFETs: modelling and experiments
    Mirabelli, Gioele
    Gity, Farzan
    Monaghan, Scott
    Hurley, Paul K.
    Duffy, Ray
    2017 47TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2017, : 288 - 291
  • [34] Semiconductor nanocrystal floating-gate memory devices
    Dimitrakis, P
    Normand, P
    MATERIALS AND PROCESSES FOR NONVOLATILE MEMORIES, 2005, 830 : 203 - 216
  • [35] Radiation effects on floating-gate memory cells
    Cellere, G
    Pellati, P
    Chimenton, A
    Wyss, J
    Modelli, A
    Larcher, L
    Paccagnella, A
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2001, 48 (06) : 2222 - 2228
  • [36] Charge transfer and magnetization of a MoS2 monolayer at the Co(0001)/MoS2 interface
    Garandel, T.
    Arras, R.
    Marie, X.
    Renucci, P.
    Calmels, L.
    8TH JOINT EUROPEAN MAGNETIC SYMPOSIA (JEMS2016), 2017, 903
  • [37] Evaluation of border traps and interface traps in HfO2/MoS2 gate stacks by capacitance-voltage analysis
    Zhao, Peng
    Khosravi, Ava
    Azcatl, Angelica
    Bolshakov, Pavel
    Mirabelli, Gioele
    Caruso, Enrico
    Hinkle, Christopher L.
    Hurley, Paul K.
    Wallace, Robert M.
    Young, Chadwin D.
    2D MATERIALS, 2018, 5 (03):
  • [38] Modeling of a tunable memory device made with a double-gate MoS2 FET and graphene floating gate
    Rodder, Michael A.
    Dodabalapur, Ananth
    APPLIED PHYSICS LETTERS, 2021, 119 (14)
  • [39] Engineering thermal and electrical interface properties of phase change memory with monolayer MoS2
    Neumann, Christopher M.
    Okabe, Kye L.
    Yalon, Eilam
    Grady, Ryan W.
    Wong, H. -S. Philip
    Pop, Eric
    APPLIED PHYSICS LETTERS, 2019, 114 (08)
  • [40] A Compact Four-Quadrant Floating-Gate MOS Multiplier
    Iñigo Navarro
    Antonio J. López-Martín
    Carlos A. de la Cruz
    Alfonso Carlosena
    Analog Integrated Circuits and Signal Processing, 2004, 41 : 159 - 166