A Novel Hardware Systolic Architecture of a Self-Organizing Map Neural Network

被引:12
作者
Ben Khalifa, Khaled [1 ,2 ]
Blaiech, Ahmed Ghazi [1 ,2 ]
Bedoui, Mohamed Hedi [2 ]
机构
[1] Univ Sousse, Higher Inst Appl Sci & Technol Sousse, Sousse, Tunisia
[2] Univ Monastir, LR12ES06 Lab Technol & Med Imaging, Monastir, Tunisia
关键词
Compendex;
D O I
10.1155/2019/8212867
中图分类号
Q [生物科学];
学科分类号
07 ; 0710 ; 09 ;
摘要
In this article, we propose to design a new modular architecture for a self-organizing map (SOM) neural network. The proposed approach, called systolic-SOM (SSOM), is based on the use of a generic model inspired by a systolic movement. This model is formed by two levels of nested parallelism of neurons and connections. Thus, this solution provides a distributed set of independent computations between the processing units called neuroprocessors (NPs) which define the SSOM architecture. The NP modules have an innovative architecture compared to those proposed in the literature. Indeed, each NP performs three different tasks without requiring additional external modules. To validate our approach, we evaluate the performance of several SOM network architectures after their integration on an FPGA support. This architecture has achieved a performance almost twice as fast as that obtained in the recent literature.
引用
收藏
页数:14
相关论文
共 25 条
[1]   A scalable and adaptable hardware NoC-based self organizing map [J].
Abadi, Mehdi ;
Jovanovic, Slavisa ;
Ben Khalifa, Khaled ;
Weber, Serge ;
Bedoui, Mohamed Hedi .
MICROPROCESSORS AND MICROSYSTEMS, 2018, 57 :1-14
[2]  
AN F, 2002, SYSTEMS, V2, P234, DOI DOI 10.1109/TMSCS.2016.2619683
[3]   LVQ neural network optimized implementation on FPGA devices with multiple-wordlength operations for real-time systems [J].
Blaiech, Ahmed Ghazi ;
Ben Khalifa, Khaled ;
Boubaker, Mohamed ;
Bedoui, Mohamed Hedi .
NEURAL COMPUTING & APPLICATIONS, 2018, 29 (02) :509-528
[4]  
Chang CH, 2006, FPGA IMPLEMENTATIONS OF NEURAL NETWORKS, P225, DOI 10.1007/0-387-28487-7_8
[5]  
Dlugosz Rafal, 2010, 2010 MIXDES - 17th International Conference "Mixed Design of Integrated Circuits & Systems", P328
[6]  
Dlugosz R., 2011, 2011 MIXDES - 18th International Conference "Mixed Design of Integrated Circuits & Systems", P258
[7]   IP core implementation of a self-organizing neural network [J].
Hendry, DC ;
Duncan, AA ;
Lightowler, N .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 2003, 14 (05) :1085-1096
[8]   Improved Learning Performance of Hardware Self-Organizing Map Using a Novel Neighborhood Function [J].
Hikawa, Hiroomi ;
Maeda, Yutaka .
IEEE TRANSACTIONS ON NEURAL NETWORKS AND LEARNING SYSTEMS, 2015, 26 (11) :2861-2873
[9]   A Hardware-Efficient Vector Quantizer Based on Self-Organizing Map for High-Speed Image Compression [J].
Huang, Zunkai ;
Zhang, Xiangyu ;
Chen, Lei ;
Zhu, Yongxin ;
An, Fengwei ;
Wang, Hui ;
Feng, Songlin .
APPLIED SCIENCES-BASEL, 2017, 7 (11)
[10]   Modified self-organizing feature map algorithms for efficient digital hardware implementation [J].
Ienne, P ;
Thiran, P ;
Vassilas, N .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 1997, 8 (02) :315-330