Design of a current steering CMOS D/A converter with an adaptive control switch and a novel layout technique

被引:0
作者
Moon, Junho [1 ]
Hwang, Sanghoon [1 ]
Kim, Daeyoon [1 ]
Kang, Heewon [1 ]
Yeo, Seungjin [1 ]
Lee, Doobock [1 ]
Song, Minkyu [1 ]
机构
[1] Dongguk Univ, Semicond Sci Dept, Seoul, South Korea
来源
2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS | 2008年
关键词
DAC; current steering; Alpha-Power Law; small area;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
While the CMOS analog circuits can be designed with the minimum-gate-length of the fabrication process in the Alpha-Power Law MOSFET model, the length of a MOSFET gate has been chosen to be a larger scale than the minimum-gate-length in the conventional Shockley's square model. In this paper, we describe a 6-b 100MSPS CMOS current steering Digital-to-Analog Converter (DAC) with the Alpha-Power Law model. In order to improve the matching characteristics of the DAC current cell, moreover, we introduce a new and unique adaptive-control-switch (ACS) and a common current cell layout technique using a tournament algorithm. The prototype circuit has been fabricated with a Samsung 1.8V, 0.18 mu m, 1-poly, 5-metal CMOS technology. It occupies 0.52mm(2) of silicon area with 15.8mW power consumption. The fabricated chip area and the measured power dissipation are reduced by 30% and 25% over conventional ones, respectively.
引用
收藏
页码:29 / 32
页数:4
相关论文
共 40 条
  • [31] A 3GS/s 12-bit Current-Steering Digital-to-Analog Converter (DAC) in 55 nm CMOS Technology
    Wang, Dong
    Guo, Xuan
    Zhou, Lei
    Wu, Danyu
    Luan, Jian
    Liu, Huasen
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2019, 8 (04)
  • [32] A low power 10-bit CMOS cyclic D/A converter with an improved Johnson counter and a capacitor swapping technique
    Lee, Seongjoo
    Song, Minkyu
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 81 (01) : 165 - 172
  • [33] A sequential triggering technique in cascaded current source for low power 12-b D/A converter
    Cui, Zhi-Yuan
    Choi, Ho-Yong
    Cho, Tae-Won
    Kim, Nam-Soo
    MICROELECTRONICS INTERNATIONAL, 2011, 28 (01) : 4 - 7
  • [34] A Single-Ended High-Voltage-Compliant 11-bit Current-Steering Digital-to-Analog Converter for Adaptive Noise Cancellation in Power Over Data Line Networks
    Burkhardt, Felix
    Protze, Florian
    Ellinger, Frank
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025, 33 (03) : 638 - 650
  • [35] A Cryogenic D/A Converter with Novel Charge Injection Reduction Technique for Silicon Quantum Computer Controller Circuit
    Rahman, Md. Tanvir
    Lehmann, Torsten
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 1151 - 1154
  • [36] A 6bit 4GS/s Current-steering Digital-to-Analog Converter in 40nm CMOS with Adjustable Bias and DfT Block
    Zhao, Long
    He, Ji
    Cheng, Yuhua
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [37] Robust design of a 500-MS/s 10-bit triple-channel current-steering DAC in 40 nm CMOS
    程龙
    朱瑜
    朱凯
    陈迟晓
    任俊彦
    Journal of Semiconductors, 2013, (10) : 125 - 131
  • [38] Robust design of a 500-MS/s 10-bit triple-channel current-steering DAC in 40 nm CMOS
    Cheng Long
    Zhu Yu
    Zhu Kai
    Chen Chixiao
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (10)
  • [39] Design of a Low Power 10-bit Cyclic D/A Converter with a Johnson Counter and a Capacitor Swapping Technique
    Kim, Hyosang
    Kim, Seunghoon
    Kwon, Hyukbin
    Moon, Junho
    Song, Minkyu
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 61 - 64
  • [40] Design of a 12-bit high-speed CMOS D/A converter using a new 3D digital decoder structure useful for wireless transmitter applications
    Aliparast, Peiman
    Koozehkanany, Ziaadin Daei
    Sobhi, Jafar
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 68 (03) : 315 - 328