28nm CPI (Chip/Package Interactions) in Large Size eWLB (Embedded Wafer Level BGA) Fan-Out Wafer Level Packages

被引:7
|
作者
Chen, Kang [1 ]
Chua, Linda [1 ]
Choi, Won Kyung [1 ]
Chow, Seng Guan [1 ]
Yoon, Seung Wook [2 ]
机构
[1] STATS ChipPAC Pte Ltd, 5 Yishun St 23, Singapore 768442, Singapore
[2] STATS ChipPAC Pte Ltd, 10 Ang Mo Kio St 65 Techpoint 04-08-09, Singapore 569059, Singapore
关键词
eWLB; FOWLP; CPI; Cu low-k device; 28nm; Reliability;
D O I
10.1109/ECTC.2017.237
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To meet the continued demand for form factor reduction and functional integration of electronic devices, Wafer Level Packaging (WLP) is an attractive packaging solution with many advantages in comparison with standard Ball Grid Array (BGA) packages. The advancement of fan-out WLP has made it a more promising solution as compared with fan-in WLP, because it can offer greater flexibility in enabling more IO's, multi-chips, heterogeneous integration and 3D SiP. In particular, Embedded Wafer Level BGA (eWLB) is a fan-out WLP solution which can enable applications that require higher input/output (I/O) density, smaller form factor, excellent heat dissipation, and thin package profile, and it has the potential to evolve in various configurations with proven integration flexibility, process robustness, manufacturing capacity and production yield. It also provides integration of multiple dies vertically and horizontally in a single package without substrates. For eWLB fan-out WLP, the structural design as well as selection of materials is very important in determining the process yield and long term reliability. Therefore it is necessary to investigate the key design factors affecting the reliability comprehensively. This work is focused on an experimental study on the chip-package interactions in 10x10 similar to 15x15mm 28nm eWLB fan-out WLP with multiple redistribution layers (RDLs). Standard JEDEC component and board level tests were carried out to investigate reliability, and both destructive and non-destructive analyses were performed to investigate potential structural defects. Electrical characterization was also studied for both simulation and experimental works. The influence of structural design on the package reliability will be demonstrated. Thermal characterization and thermo-mechanical simulation results will also be discussed.
引用
收藏
页码:581 / 586
页数:6
相关论文
共 50 条
  • [21] Development of liquid molding compound for fan-out wafer level package
    Kan K.
    Oi Y.
    Fujii Y.
    Journal of Japan Institute of Electronics Packaging, 2020, 23 (06) : 501 - 506
  • [22] A Unique Failure Mechanism Induced by Chip to Board Interaction on Fan-Out Wafer Level Package
    Yu, C. K.
    Chiang, W. S.
    Liu, N. W.
    Lin, M. Z.
    Fang, Y. H.
    Lin, M. J.
    Lin, Benson
    Huang, Michael
    2017 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2017,
  • [23] A Finite Element Analysis of Board Level Temperature Cycling Reliability of Embedded Wafer Level BGA (eWLB) Package
    Chow, Seng Guan
    Lin, Yaojian
    Ouyang, Eric
    Ahn, Billy
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1448 - 1454
  • [24] PATENT ISSUES OF EMBEDDED FAN-OUT WAFER/PANEL LEVEL PACKAGING
    Lau, John H.
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
  • [25] Redistribution Layer Routing for Integrated Fan-Out Wafer-Level Chip-Scale Packages
    Lin, Bo-Qiao
    Lin, Ting-Chou
    Chang, Yao-Wen
    2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2016,
  • [26] Innovative Fan-Out Wafer Level Package using Lamination Process and Adhered Si Wafer on the Backside
    Hsu, H. S.
    Chang, David
    Liu, Kenny
    Kao, Nicholas
    Liao, Mark
    Chiu, Steve
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1384 - 1387
  • [27] Chip/Package Co-Analysis and Inductance Extraction for Fan-Out Wafer-Level-Packaging
    Peng, Yarui
    Petranovic, Dusan
    Lim, Sung Kyu
    2017 IEEE 26TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2017,
  • [28] Integrated Module Structure of Fan-out Wafer Level Package for Terahertz Antenna
    Ishibashi, Daijiro
    Sasaki, Shinya
    Ishizuki, Yoshikatsu
    Iijima, Shinya
    Nakata, Yoshihiro
    Kawano, Yoichi
    Suzuki, Toshihide
    Tani, Motoaki
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1084 - 1089
  • [29] FAN-OUT WLP - THE ENABLER FOR SYSTEM-IN-PACKAGE ON WAFER LEVEL (WLSIP)
    Kroehnert, Steffen
    Campos, Jose
    O'Toole, Eoin
    2012 4TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2012,
  • [30] Potentials of a SiC Fan-out Wafer Level Package for High Power Application
    Mackowiak, Piotr
    Wittler, Olaf
    Braun, Tanja
    Conrad, Janine
    Schiffer, Michael
    Schneider-Ramelow, Martin
    2022 IEEE 9TH ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE, ESTC, 2022, : 45 - 48