Power efficient error correction coding for on-chip interconnection links

被引:4
作者
Velayudham, Sumitra [1 ]
Rajagopal, Sivakumar [2 ]
Venkata Ramana Rao, Yeragudipati [3 ]
Ko, Seok-Bum [4 ]
机构
[1] RMK Engn Coll, Dept ECE, Chennai 601206, Tamil Nadu, India
[2] VIT, Dept Sensor & Biomed Technol, SENSE, Vellore 632014, Tamil Nadu, India
[3] Coll Engn, Dept ECE, Chennai 600025, Tamil Nadu, India
[4] Univ Saskatchewan, Dept Elect & Comp Engn, Saskatoon, SK S7N 5A9, Canada
关键词
integrated circuit reliability; error correction codes; integrated circuit interconnections; network-on-chip; crosstalk; Hamming codes; low-power electronics; power efficient error correction coding; on-chip interconnection links; error correction probability tolerance; single error correction; double error detection; extended Hamming code; standard triplication error correction methods; data stream rerouting block; power efficiency; link power consumption; link swing voltage; delay reduction; on-chip interconnect links; high error correction capability; configurable self-calibrated power efficient five-bit error correction code; Synopsys tools; UMC technology; size; 90; 0; nm; word length 5 bit; CROSSTALK AVOIDANCE; SIGNAL INTEGRITY; PRODUCT CODES; HYBRID ARQ; ENERGY; DESIGN; NETWORKS; SCHEMES; AREA; ECC;
D O I
10.1049/iet-cdt.2019.0082
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A configurable self-calibrated power efficient five-bit error correction code is proposed to correct both single bit random and burst errors up to five bits; providing 100% error correction probability with crosstalk avoidance. It can also correct higher-order error up to 9 bits with an error correction probability tolerance of 73% for on-chip interconnection links. Single error correction and double error detection with extended Hamming code (22,16) is utilised along with standard triplication error correction methods in the proposed code. Self-calibration algorithm and data stream rerouting block are integrated into the error correction code to achieve power efficiency. Reliability, link power consumption, and link swing voltage are estimated using an analytical model used in a network-on-chip. Area, power, and delay of the codec are obtained using Synopsys tools utilising UMC 90 nm technology. The proposed method provides 32-73% power saving and 22.3-60.6% delay reduction with negligible area overhead compared with the state-of-the-art works. Estimated results prove that it provides a 40.5-50% reduction in link swing voltage and link power consumption compared with the state-of-the-art works. The proposed code is more appropriate for on-chip interconnect links where it provides high reliability and low swing voltage with high error correction capability compared with existing codes.
引用
收藏
页码:299 / 312
页数:14
相关论文
共 51 条
[31]  
Qiaoyan Yu, 2010, 2010 IEEE International Symposium on Circuits and Systems. ISCAS 2010, P3893, DOI 10.1109/ISCAS.2010.5537694
[32]  
Qiaoyan Yu, 2010, 2010 ACM/IEEE International Symposium on Networks-on-Chip (NOCS), P145, DOI 10.1109/NOCS.2010.24
[33]   A coding framework for low-power address and data busses [J].
Ramprasad, S ;
Shanbhag, NR ;
Hajj, IN .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (02) :212-221
[34]   POLYNOMIAL CODES OVER CERTAIN FINITE FIELDS [J].
REED, IS ;
SOLOMON, G .
JOURNAL OF THE SOCIETY FOR INDUSTRIAL AND APPLIED MATHEMATICS, 1960, 8 (02) :300-304
[35]   New ECC for crosstalk impact minimization [J].
Rossi, D ;
Metra, C ;
Nieuwland, AK ;
Katoch, A .
IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (04) :340-348
[36]   Exploiting ECC redundancy to minimize crosstalk impact [J].
Rossi, D ;
Metra, C ;
Nieuwland, AK ;
Katoch, A .
IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (01) :59-70
[37]   Configurable error control scheme for NoC, signal integrity [J].
Rossi, Daniele ;
Angelini, Paolo ;
Metra, Cecilia .
13TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM PROCEEDINGS, 2007, :43-48
[38]   Area and energy-efficient crosstalk avoidance codes for on-chip buses [J].
Sridhara, SR ;
Ahmed, A ;
Shanbhag, NR .
IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, :12-17
[39]   Coding for system-on-chip networks: A unified framework [J].
Sridhara, SR ;
Shanbhag, NR .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) :655-667
[40]   BUS-INVERT CODING FOR LOW-POWER I/O [J].
STAN, MR ;
BURLESON, WP .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (01) :49-58