Accurate Assessment of Bundled-Data Asynchronous NoCs Enabled by a Predictable and Efficient Hierarchical Synthesis Flow

被引:13
作者
Miorandi, Gabriele [2 ]
Balboni, Marco [2 ]
Nowick, Steven M. [1 ]
Bertozzi, Davide [2 ]
机构
[1] Columbia Univ, Dept Comp Sci, New York, NY 10027 USA
[2] Univ Ferrara, Engn Dept, Ferrara, Italy
来源
2017 23RD IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC) | 2017年
关键词
DESIGN; CHIP;
D O I
10.1109/ASYNC.2017.22
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Asynchronous interconnect technology leveraging transition signaling bundled-data is gaining momentum as a promising solution for the chip-level connectivity of GALS (Globally Asynchronous Locally Synchronous) integrated systems. However, the scope of most previous bundled-data network-on-chip (NoC) validations is limited to NoC switches in isolation. Studies with a broader scope admittedly end up in unstable results because of the incompleteness or low-maturity of the synthesis flow for asynchronous NoCs. By investing in the development of a predictable and hierarchical composition tool flow of NoC switches, this paper aims at major depth and insight in the comparative assessment of a complete bundled-data NoC with a competitive synchronous counterpart, when targeting an ultra-low power technology library.
引用
收藏
页码:10 / 17
页数:8
相关论文
共 24 条
[1]  
[Anonymous], P INT U POW ENG C CL
[2]   Chain: A delay-insensitive chip area interconnect [J].
Bainbridge, J ;
Furber, S .
IEEE MICRO, 2002, 22 (05) :16-23
[3]   Proteus: An ASIC Flow for GHz Asynchronous Designs [J].
Beerel, Peter A. ;
Dimou, Georgios D. ;
Lines, Andrew M. .
IEEE DESIGN & TEST OF COMPUTERS, 2011, 28 (05) :36-50
[4]   Xpipes: A network-on-chip architecture for gigascale systems-on-chip [J].
Bertozzi, Davide ;
Benini, Luca .
IEEE Circuits and Systems Magazine, 2004, 4 (02) :18-31
[5]   A 340 mV-to-0.9 V 20.2 Tb/s Source-Synchronous Hybrid Packet/Circuit-Switched 16 x 16 Network-on-Chip in 22 nm Tri-Gate CMOS [J].
Chen, Gregory ;
Anders, Mark A. ;
Kaul, Himanshu ;
Satpathy, Sudhir K. ;
Mathew, Sanu K. ;
Hsu, Steven K. ;
Agarwal, Amit ;
Krishnamurthy, Ram K. ;
De, Vivek ;
Borkar, Shekhar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (01) :59-67
[6]   PULP: A Ultra-Low Power Parallel Accelerator for Energy-Efficient and Flexible Embedded Vision [J].
Conti, Francesco ;
Rossi, Davide ;
Pullini, Antonio ;
Loi, Igor ;
Benini, Luca .
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2016, 84 (03) :339-354
[7]   Overview of the SpiNNaker System Architecture [J].
Furber, Steve B. ;
Lester, David R. ;
Plana, Luis A. ;
Garside, Jim D. ;
Painkras, Eustace ;
Temple, Steve ;
Brown, Andrew D. .
IEEE TRANSACTIONS ON COMPUTERS, 2013, 62 (12) :2454-2467
[8]   Design of an Energy-Efficient Asynchronous NoC and Its Optimization Tools for Heterogeneous SoCs [J].
Gebhardt, Daniel ;
You, Junbok ;
Stevens, Kenneth S. .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (09) :1387-1399
[9]  
Ghiribaldi A, 2013, DES AUT TEST EUROPE, P332
[10]  
GIBILUKA M, 2015, IEEE LAT AM S CIRC S, P1