Reliable and Low-Power Clock Distribution Using Pre- and Post-Silicon Delay Adaptation in High-Level Synthesis

被引:0
|
作者
Inoue, Keisuke [1 ]
Kaneko, Mineo [1 ]
机构
[1] JAIST, Sch Informat Sci, Nomi, Ishikawa 9231292, Japan
来源
2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012) | 2012年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Moving into the era of nanoscale devices, reliable clock distribution becomes a challenging problem due to the growing impact of process variations. This paper deals with this difficulty, especially on implementing useful clock skew. One possible robust way is by using programmable delay elements (PDEs) since PDEs can be adjusted after fabrication. However, with this benefit, using PDEs takes large power cost. Based on the fact that the required clock skews are quite different, depending on registers, this paper proposes a register binding approach in high-level synthesis to minimize the number of PDEs for power reduction. A mixed integer linear programming is presented to formally draw up the problem. Experiments achieve 49.4% reduction of PDEs, compared to conventional design.
引用
收藏
页码:1664 / 1667
页数:4
相关论文
共 23 条
  • [1] High-Level Synthesis with Post-Silicon Delay Tuning for RDR Architectures
    Hagio, Yuta
    Yanagisawa, Masao
    Togawa, Nozomu
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 194 - 197
  • [2] Low-power high-level synthesis using latches
    Yang, WS
    Park, IC
    Kyung, CM
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 462 - 465
  • [3] A yield improvement methodology using pre- and post-silicon statistical clock scheduling
    Tsai, JL
    Baik, DH
    Chen, CCP
    Saluja, KK
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 611 - 618
  • [4] High-Level Synthesis for Minimum-Area Low-Power Clock Gating
    Huang, Shih-Hsu
    Tu, Wen-Pin
    Li, Bing-Hung
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2012, 28 (05) : 971 - 988
  • [5] High-level synthesis for low-power design
    School of Electrical and Computer Engineering, Cornell University, Ithaca
    NY, United States
    不详
    IL, United States
    IPSJ Trans. Syst. LSI Des. Methodol., (12-25):
  • [6] A Post-silicon Debug Support Using High-level Design Description
    Lee, Yeonbok
    Nishihara, Tasuku
    Matsumoto, Takeshi
    Fujita, Masahiro
    2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 137 - +
  • [7] Gate Delay Modeling for Pre- and Post-silicon Timing related Tasks for Ultra-low Power CMOS Circuits
    Das, Prasanjeet
    Gupta, Sandeep K.
    2013 IEEE 31ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2013, : 227 - 234
  • [8] Low-power high-level synthesis for FPGA architectures
    Chen, DM
    Cong, J
    Fan, YP
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 134 - 139
  • [9] Low-power and low-variability programmable delay element and its application to post-silicon skew tuning
    Murooka, Daijiro
    Zhang, Yu
    Dong, Qing
    Nakatake, Shigetoshi
    2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 167 - 171
  • [10] Low-power high-level data-flow synthesis
    Wang, Guanjun
    Zhou, Tao
    2006 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND SECURITY, PTS 1 AND 2, PROCEEDINGS, 2006, : 976 - 979