A 15-Gb/s 0.0037-mm2 0.019-pJ/Bit Full-Rate Programmable Multi-Pattern Pseudo-Random Binary Sequence Generator

被引:18
作者
Hu, Junfeng [1 ,2 ]
Zhang, Zhao [3 ]
Pan, Quan [1 ,2 ]
机构
[1] Southern Univ Sci & Technol, Sch Microelect, Shenzhen 518055, Peoples R China
[2] Southern Univ Sci & Technol, Engn Res Ctr Integrated Circuits Next Generat Com, Minist Educ, Shenzhen 518055, Peoples R China
[3] Hiroshima Univ, Grad Sch Adv Sci & Engn, Higashihiroshima 7398511, Japan
关键词
Pseudo-random binary sequence (PRBS); multiplexer (MUX); D-flipflops (DFF); truly-single-phase clock logic (TSPC); multi-pattern PRBS; compact; low power; PRBS GENERATOR; POWER;
D O I
10.1109/TCSII.2020.3008567
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a compact low-power programmable multi-pattern pseudo-random binary sequence (PRBS) generator. It is capable of producing 2(7) - 1, 2(15) - 1, 2(23) - 1 and 2(31) - 1 test patterns to meet multiple testing requirements. To reduce power and area, the full-rate architecture with the truly-single-phase clock logic (TSPC) D-flip-flops (DFF) instead of the current-mode logic (CML) DFF is adopted. The multiplexer (MUX) merged TSPC DFF is proposed to avoid the delay of the MUX in conventional multiple pattern PRBS generators. Hence, the critical path delay is reduced, and thus, the maximum data rate can be improved. Fabricated in a 40-nm CMOS process (260-GHz f(T) ), this PRBS occupies a core active area of 0.0037 mm(2) and operates at a maximum data rate of 15 Gb/s. The measured power consumption is 8.778 mW with 1.1-V supply. The figure-of-merit (FoM) is 0.019 pJ/bit at the pattern length of 2(31) - 1.
引用
收藏
页码:1499 / 1503
页数:5
相关论文
共 11 条
[1]   A Half-Rate Built-In Self-Test for High-Speed Serial Interface using a PRBS Generator and Checker [J].
Bodha, Ram Ratnaker Reddy ;
Sarafi, Sahar ;
Kale, Ajinkya ;
Koberle, Michael ;
Sturm, Johannes .
2019 27TH AUSTROCHIP WORKSHOP ON MICROELECTRONICS (AUSTROCHIP), 2019, :43-46
[2]   Low-Power Programmable Pseudorandom Word Generator and Clock Multiplier Unit for High-Speed SerDes Applications [J].
Chen, Wei-Zen ;
Huang, Guan-Sheng .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (06) :1495-1501
[3]   Lithium sulfide-based cathode for lithium-ion/sulfur battery: Recent progress and challenges [J].
Kaiser, Mohammad Rejaul ;
Han, Zhaojun ;
Liang, Ji ;
Dou, Shi-Xue ;
Wang, Jiazhao .
ENERGY STORAGE MATERIALS, 2019, 19 :1-15
[4]   A 1-pJ/bit 80-Gb/s 215-1 PRBS Generator With a Modified Cherry-Hooper Output Driver [J].
Khafaji, Mohammad Mahdi ;
Henker, Ronny ;
Ellinger, Frank .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (07) :2059-2069
[5]   A 60 mW per Lane, 4 X 23-Gb/s 27-1 PRBS generator [J].
Laskin, Ekaterina ;
Voinigescu, Sorin P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (10) :2198-2208
[6]   A SiGe 10-Gb/s multi-pattern bit error rate tester [J].
Malasani, R ;
Bourdé, C ;
Gutierrez, G .
2003 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2003, :321-324
[7]   A Power and Area Efficient Architecture of a PRBS Generator With Multiple Outputs [J].
Sakare, Mahendra .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (08) :927-931
[8]   Bandwidth Enhancement of Flip-Flops Using Feedback for High-Speed Integrated Circuits [J].
Sakare, Mahendra ;
Kumar, Sadhu Pavan ;
Gupta, Shalabh .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (08) :768-772
[9]   A Fully Packaged 130-GHz QPSK Transmitter With an Integrated PRBS Generator [J].
Sawaby, Mahmoud ;
Dolatsha, Nemat ;
Grave, Baptiste ;
Chen, Cheng ;
Arbabian, Amin .
IEEE SOLID-STATE CIRCUITS LETTERS, 2018, 1 (07) :166-169
[10]   A 40-Gb/s 211-1 PRBS With Distributed Clocking and a Trigger Countdown Output [J].
Vera, Leonardo ;
Long, John R. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (08) :758-762