Fully Integrated Capacitive DC-DC Converter With All-Digital Ripple Mitigation Technique

被引:37
作者
Kudva, Sudhir S. [1 ]
Harjani, Ramesh [1 ]
机构
[1] Univ Minnesota, Minneapolis, MN 55455 USA
关键词
Capacitance modulation; dynamic voltage scaling (DVS); fully integrated capacitive converter; ripple mitigation; time modulation;
D O I
10.1109/JSSC.2013.2259044
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an adaptive all-digital ripple mitigation technique for fully integrated capacitive dc-dc converters. Ripple control is achieved using a two-pronged approach where coarse ripple control is achieved by varying the size of the bucket capacitance, and fine control is achieved by charge/discharge time modulation of the bucket capacitors used to transfer the charge between the input and output, both of which are completely digital techniques. A dual-loop control was used to achieve regulation and ripple control. The primary single-bound hysteretic control loop achieves voltage regulation and the secondary loop is responsible for ripple control. The dual-loop control modulates the charge/discharge pulse width in a hysteretic variable-frequency environment using a simple digital pulse width modulator. The fully integrated converter was implemented in IBM's 130-nm CMOS process. Ripple reduces from 98 to 30 mV, when ripple control secondary loop is enabled for a load of 0.3 V and 4 mA without significantly impacting the converter's core efficiency. Measurement results show constant ripple, independent of output voltage. The converter achieves a maximum efficiency of 70% for V-in = 1.3 V and V-out = 0.5 V and a maximum power density of 24.5 mW/mm(2), including the areas for the decoupling capacitor. The maximum power density increases to 68 mW/mm(2) if the decoupling capacitor is assumed to be already present as part of the digital design.
引用
收藏
页码:1910 / 1920
页数:11
相关论文
共 18 条
[1]  
[Anonymous], 2009, SYST DRIV
[2]  
[Anonymous], MOSIS WAF ACC TESTS
[3]  
Balczewski R., 2001, ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems (Cat. No.01CH37196), P508, DOI 10.1109/ISCAS.2001.921904
[4]  
Burd T. D., 2000, IEEE J SOLID-ST CIRC, V35, P342
[5]   Ultra-dynamic voltage scaling (UDVS) using sub-threshold operation and local voltage dithering [J].
Calhoun, BH ;
Chandrakasan, AP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (01) :238-245
[6]   A 32 kb 10T Sub-Threshold SRAM Array With Bit-Interleaving and Differential Read Scheme in 90 nm CMOS [J].
Chang, Ik Joon ;
Kim, Jae-Joon ;
Park, Sang Phill ;
Roy, Kaushik .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) :650-658
[7]   A Fully-Integrated Switched-Capacitor 2:1 Voltage Converter with Regulation Capability and 90% Efficiency at 2.3A/mm2 [J].
Chang, Leland ;
Montoye, Robert K. ;
Ji, Brian L. ;
Weger, Alan J. ;
Stawiasz, Kevin G. ;
Dennard, Robert H. .
2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, :55-56
[8]  
Cook T. D., 2011, U.S. Patent, Patent No. [7 889 553 B2, 7889553b2]
[9]   Design Techniques for Fully Integrated Switched-Capacitor DC-DC Converters [J].
Hanh-Phuc Le ;
Sanders, Seth R. ;
Alon, Elad .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (09) :2120-2131
[10]   Area-efficient linear regulator with ultra-fast load regulation [J].
Hazucha, P ;
Karnik, T ;
Bloechel, BA ;
Parsons, C ;
Finan, D ;
Borkar, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) :933-940