A pixel-parallel image processor using logic pitch-matched to dynamic memory

被引:31
作者
Gealow, JC [1 ]
Sodini, CG [1 ]
机构
[1] MIT, Dept Elect Engn & Comp Sci, Cambridge, MA 02139 USA
基金
美国国家科学基金会;
关键词
image processing; memory logic integration; single-instruction multiple-data (SIMD) processors;
D O I
10.1109/4.766817
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A pixel-parallel image processor provides the capability for desktop systems to perform low-level image processing tasks in real time. Compact logic units are pitch-matched to DRAM columns to form dense blocks of processing elements, The processing elements are interconnected to form a 64 x 64 array, with each processing element assigned to a single pixel. Operating with a 60-ns clock cycle in a complete system, fully functional devices dissipate 300 mW. Using the devices, low-level image processing tasks have been performed in real time with input images provided at rates exceeding 30 frames/s.
引用
收藏
页码:831 / 839
页数:9
相关论文
共 15 条
  • [1] Image processing on high-performance RISC systems
    Baglietto, P
    Maresca, M
    Migliardi, M
    Zingirian, N
    [J]. PROCEEDINGS OF THE IEEE, 1996, 84 (07) : 917 - 930
  • [2] BALMER K, 1994, PROCEEDINGS OF THE IEEE 1994 CUSTOM INTEGRATED CIRCUITS CONFERENCE, P91, DOI 10.1109/CICC.1994.379760
  • [3] A 200-MHZ 64-B DUAL-ISSUE CMOS MICROPROCESSOR
    DOBBERPUHL, DW
    WITEK, RT
    ALLMON, R
    ANGLIN, R
    BERTUCCI, D
    BRITTON, S
    CHAO, L
    CONRAD, RA
    DEVER, DE
    GIESEKE, B
    HASSOUN, SMN
    HOEPPNER, GW
    KUCHLER, K
    LADD, M
    LEARY, BM
    MADDEN, L
    MCLELLAN, EJ
    MEYER, DR
    MONTANARO, J
    PRIORE, DA
    RAJAGOPALAN, V
    SAMUDRALA, S
    SANTHANAM, S
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (11) : 1555 - 1567
  • [4] Elliott Duncan, 1992, P IEEE CUST INT CIRC
  • [5] System design for pixel parallel image processing
    Gealow, JC
    Herrmann, FP
    Hsu, LT
    Sodini, CG
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1996, 4 (01) : 32 - 41
  • [6] PROCESSING IN MEMORY - THE TERASYS MASSIVELY-PARALLEL PIM ARRAY
    GOKHALE, M
    HOLMES, B
    IOBST, K
    [J]. COMPUTER, 1995, 28 (04) : 23 - 31
  • [7] A SINGLE-CHIP MULTIPROCESSOR FOR MULTIMEDIA - THE MVP
    GUTTAG, K
    GOVE, RJ
    VANAKEN, JR
    [J]. IEEE COMPUTER GRAPHICS AND APPLICATIONS, 1992, 12 (06) : 53 - 64
  • [8] A BIT-SERIAL VLSI ARRAY-PROCESSING CHIP FOR IMAGE-PROCESSING
    HEATON, R
    BLEVINS, D
    DAVIS, E
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (02) : 364 - 368
  • [9] DETERMINING OPTICAL-FLOW
    HORN, BKP
    SCHUNCK, BG
    [J]. ARTIFICIAL INTELLIGENCE, 1981, 17 (1-3) : 185 - 203
  • [10] LEE W, 1994, IEEE MULTIMEDIA, V1, P50