Distributed Clock Gating for Power Reduction of a Programmable Waveform Generator for Neural Stimulation

被引:0
|
作者
Noorsal, Emilia [1 ]
Sooksood, Kriangkrai [1 ]
Bihr, Ulrich [1 ]
Becker, Joachim [1 ]
Ortmanns, Maurits [1 ]
机构
[1] Univ Teknol MARA UiTM, Fac Elect Engn, George Town 13500, Malaysia
来源
2012 ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC) | 2012年
关键词
D O I
暂无
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
This paper describes how to employ distributed clock gating to achieve an overall low power design of a programmable waveform generator intended for a neural stimulator. The power efficiency is enabled using global timing control combined with local amplitude distribution over a bus to the local stimulator frontends. This allows the combination of local and global clock gating for complete sub-blocks of the design. A counter and a shifter employed at the local digital stimulator reduce the design complexity for the waveform generation and thus the overall power consumptions. The average power results indicate that 63% power can be saved for the global stimulator control unit and 89-96% power can be saved for the local digital stimulator by using the proposed approach. The circuit has been implemented and successfully tested in a 0.35 mu m AMS HVCMOS technology.
引用
收藏
页码:3878 / 3881
页数:4
相关论文
共 38 条
  • [31] A 300nW Near-Threshold 187.5-500 kHz Programmable Clock Generator for Ultra Low Power SoCs
    Faisal, Muhammad
    Roberts, Nathan E.
    Wentzloff, David D.
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [32] Re-using clock management unit to implement power Gating and retention for leakage reduction at the 65-nm technology node
    Royannez, P.
    Jumel, F.
    Mair, H.
    Scott, D.
    Rachidi, A. Er
    Lagerquist, R.
    Chau, M.
    Gururajarao, S.
    Thiruvengadam, S.
    Clinton, M.
    Menezes, V.
    Hollingsworth, R.
    Vaccani, J.
    Piacibello, F.
    Culp, N.
    Rosal, J.
    Ball, M.
    Ben-Amar, F.
    Bouetel, L.
    Domerego, O.
    Lachese, J. L.
    Fournet-Fayard, C.
    Ciroux, J.
    Raibaut, C.
    Ko, U.
    2007 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2007, : 37 - +
  • [33] Novel Linear Feedback Shift Register with Look Ahead Clock Gating Technique for Dynamic Power Reduction in Built-In Self-Test
    Manjith, R.
    Muthukumari, C.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2016, 11 (06) : 783 - 791
  • [34] Simultaneous application of distributed generator and network reconfiguration for power loss reduction using an adaptive quantum inspired evolutionary algorithm
    Manikanta G.
    Mani A.
    Singh H.P.
    Chaturvedi D.K.
    International Journal of Energy Technology and Policy, 2021, 17 (02) : 140 - 179
  • [35] Always-On Sub-Microwatt Spiking Neural Network Based on Spike-Driven Clock- and Power-Gating for an Ultra-Low-Power Intelligent Device
    Chundi, Pavan Kumar
    Wang, Dewei
    Kim, Sung Justin
    Yang, Minhao
    Cerqueira, Joao Pedro
    Kang, Joonsung
    Jung, Seungchul
    Kim, Sangjoon
    Seok, Mingoo
    FRONTIERS IN NEUROSCIENCE, 2021, 15
  • [36] Always-On, Sub-300-nW, Event-Driven Spiking Neural Network based on Spike-Driven Clock-Generation and Clock- and Power-Gating for an Ultra-Low-Power Intelligent Device
    Wang, Dewei
    Chundi, Pavan Kumar
    Kim, Sung Justin
    Yang, Minhao
    Cerqueira, Joao Pedro
    Kang, Joonsung
    Jung, Seungchul
    Kim, Sangjoon
    Seok, Mingoo
    2020 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2020,
  • [37] A Spread Spectrum Clock Generator using Phase/Frequency Boosting with a peak power reduction 14.9dB, RMS jitter 1.40ps and power 4.8mW/GHz for USB 3.0
    Jeon, Seong-Hwan
    Choi, Young-Ho
    Kim, Byung-Sub
    Sim, Jae-Yoon
    Park, Hong-June
    2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 285 - 288
  • [38] A Design of Fast-Settling, Low-Power 4.19-MHz Real-Time Clock Generator With Temperature Compensation and 15-dB Noise Reduction
    Lee, Dong-Soo
    Kim, Sung-Jin
    Kim, Donggyu
    Pu, Younggun
    Yoo, Sang-Sun
    Lee, Minjae
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (06) : 1151 - 1158