Synchronous latency-insensitive design for multiple clock domain

被引:0
作者
Edman, A [1 ]
Svensson, C [1 ]
Mesgarzadeh, B [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, S-58183 Linkoping, Sweden
来源
IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Modern system-on-chip designs often require multiple clock frequencies. On the other hand, global interconnects suffer large delays. This paper proposes a method that manages these two problems within the framework of conventional synchronous design flow. The design is partitioned into isochronous blocks already at behavioral level, where each block is synchronous using a local clock. The local clock frequencies are assumed related by rational numbers. Communication between blocks is managed with FIFOs at each receiver, which manage different clock frequencies and hide unknown delays or clock skews. This method guarantees clock true implementation of a clock true behavioral description utilizing a predefined block-to-block latency.
引用
收藏
页码:83 / 86
页数:4
相关论文
共 7 条
  • [1] CARLONI L, 1999, IEEE ACM INT C COMP, P309
  • [2] Efficient self-timed interfaces for crossing clock domains
    Chakraborty, A
    Greenstreet, MR
    [J]. NINTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2003, : 78 - 88
  • [3] Robust interfaces for mixed-timing systems
    Chelcea, T
    Nowick, SM
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (08) : 857 - 873
  • [4] Chelcea T, 2001, DES AUT CON, P21, DOI 10.1109/DAC.2001.935470
  • [5] Timing closure through a globally synchronous, timing partitioned design methodology
    Edman, A
    Svensson, C
    [J]. 41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 71 - 74
  • [6] Greenstreet MR, 1995, INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, P38, DOI 10.1109/ICCD.1995.528788
  • [7] SVENSSON C, 2004, P INT S ASYNCHRONOUS