共 26 条
Common-Mode Voltage Reduction of Three-Level Four-Leg PWM Converter
被引:54
作者:
Chee, Seung-Jun
[1
]
Ko, Sanggi
[2
]
Kim, Hyeon-Sik
[1
]
Sul, Seung-Ki
[1
]
机构:
[1] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 110744, South Korea
[2] Samsung Heavy Ind, Marine Inno Tech Ctr, Cent Res Inst, Taejon 305343, South Korea
关键词:
Common-mode current (CMC);
common-mode voltage (CMV);
pulsewidth modulation (PWM);
push-pull PWM (PPPWM);
sinusoidal PWM (SPWM);
space vector PWM (SVPWM);
three-level four-leg converter;
SPACE VECTOR MODULATION;
INVERTER;
CURRENTS;
FILTER;
D O I:
10.1109/TIA.2015.2422771
中图分类号:
T [工业技术];
学科分类号:
08 ;
摘要:
This paper presents a carrier-based pulsewidth modulation (PWM) method that reduces the common-mode voltage (CMV) of a three-level four-leg converter. Based on an analysis of space vector PWM(SVPWM) and sinusoidal-PWM switching patterns, the fourth-leg pole voltage of a three-phase converter, known as the "f pole voltage," is manipulated to reduce the CMV. To synthesize the f pole voltage for the suppression of the CMV, positive and negative pole voltage references of the f leg are calculated. In addition, the offset voltage to prevent distortion of the a, b, and c phase voltages regarding the neutral point is deduced. The proposed PWM strategy can be easily implemented in the software of a DSP-based converter control. The three-level four-leg converter with the proposed PWM algorithm results in a remarkable reduction in the peak-to-peak value of the CMV. From the simulation and the experimental results, the peak-to-peak value of the CMV when using the proposed PWM method is 33% compared to that when using the SVPWM method, while the number of CMV transitions during the switching period in the proposed PWM method is only 25% of that when using the SVPWM method.
引用
收藏
页码:4006 / 4016
页数:11
相关论文