A 32 nm 0.58-fJ/Bit/Search 1-GHz Ternary Content Addressable Memory Compiler Using Silicon-Aware Early-Predict Late-Correct Sensing With Embedded Deep-Trench Capacitor Noise Mitigation

被引:49
作者
Arsovski, Igor [1 ]
Hebig, Travis [2 ]
Dobson, Daniel [2 ]
Wistort, Reid [1 ]
机构
[1] IBM Syst & Technol Grp, Essex Jct, VT 05495 USA
[2] IBM Syst & Technol Grp, Rochester, MN 55901 USA
关键词
TCAM; NOR; high performance; sensing; deep-trench; noise; low-power; early-predict late-correct; silicon-aware;
D O I
10.1109/JSSC.2013.2239092
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A Ternary Content Addressable Memory (TCAM) uses a two-phase search operation where early prediction on its pre-search results prematurely activates the subsequent main-search operation, which is later interrupted only if the final pre-search results contradict the early prediction. This early main-search activation improves performance by 30%, while the low-probability of a late-correct has a negligible impact on power consumption. This Early-Predict Late-Correct (EPLC) sensing with silicon-aware tuning enables a high-performance TCAM compiler implemented in 32 nm High-K Metal Gate SOI process to achieve 1 Gsearch/sec throughput on a 2048x640 bit TCAM instance while consuming only 0.76 W, resulting in an energy efficiency of 0.58-fJ/bit/search. Embedded Deep-Trench (DT) capacitance reduces power supply collapse by 53% while adding only 5% area overhead for a total TCAM area of 1.56 mm(2).
引用
收藏
页码:932 / 939
页数:8
相关论文
共 10 条
  • [1] Arsovski I, 2005, IEEE CUST INTEGR CIR, P447
  • [2] A ternary content-addressable memory (TCAM) based on 4T static storage and including a current-race sensing scheme
    Arsovski, I
    Chandler, T
    Sheikholeslami, A
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (01) : 155 - 158
  • [3] Self-referenced sense amplifier for across-chip-variation immune sensing in high-performance content-addressable memories
    Arsovski, Igor
    Wistort, Reid
    [J]. PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 453 - 456
  • [4] A 0.7-fJ/bit/search 2.2-ns search time hybrid-type TCAM architecture
    Choi, S
    Sohn, K
    Yoo, HJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) : 254 - 260
  • [5] Hian Yi-Liang Hsiao, 2001, ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems (Cat. No.01CH37196), P926, DOI 10.1109/ISCAS.2001.922390
  • [6] A 65 nm 0.165 fJ/Bit/Search 256 x 144 TCAM Macro Design for IPv6 Lookup Tables
    Huang, Po-Tsang
    Hwang, Wei
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (02) : 507 - 519
  • [7] Fully parallel 30-MHz, 2.5-Mb CAM
    Shafai, F
    Schultz, KJ
    Gibson, GFR
    Bluschke, AG
    Somppi, DE
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (11) : 1690 - 1696
  • [8] Wagner O., 1982, Eighth European Solid-State Circuits Conference (ESSCIRC '82), P102
  • [9] A Low-Power Ternary Content Addressable Memory With Pai-Sigma Matchlines
    Yang, Shun-Hsun
    Huang, Yu-Jen
    Li, Jin-Fu
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (10) : 1909 - 1913
  • [10] Zukowski CA, 1997, ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV, P1788, DOI 10.1109/ISCAS.1997.621492