Linearization Through Dithering: A 50 MHz Bandwidth, 10-b ENOB, 8.2 mW VCO-Based ADC

被引:40
作者
Ghosh, Abhishek [1 ]
Pamarti, Sudhakar [2 ]
机构
[1] MaxLinear Inc, Bangalore 560067, Karnataka, India
[2] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
基金
美国国家科学基金会;
关键词
VCO-ADC; dithering; filter; pipelined ADC; MASH; ADC; Non-linearity; linearization; DELTA-SIGMA MODULATOR; 12-BIT; DESIGN; ERRORS; NOISE;
D O I
10.1109/JSSC.2015.2423975
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Non-linear voltage-to-frequency characteristic of a voltage-controlled oscillator (VCO) severely curtails the dynamic range of analog-to-digital converters (ADCs) built with VCOs. Typical approaches to enhance the dynamic range include embedding the VCO-based ADC in a Delta Sigma loop or to post-process the digital data for calibration, both of which impose significant power constraints. In contrast, in this work the VCO-based ADC is linearized through a filtered dithering technique, wherein the VCO-based ADC is used as a fine stage that processes the residue from a coarse stage in a 0-1 MASH structure. The proposed filtered dithering technique conditions the signal to the VCO input to appear as white noise thereby eliminating spurious signal content arising out of the VCO nonlinearity. The work resorts to multiple other signal processing techniques to build a high-resolution, wideband prototype, in 65 nm complementary metal-oxide semiconductor (CMOS), that achieves 10 effective number of bits (ENOB) in digitizing signals with 50 MHz bandwidth consuming 8.2 mW at a figure of merit (FoM) of 90 fJ/conv.step.
引用
收藏
页码:2012 / 2024
页数:13
相关论文
共 39 条
[1]  
[Anonymous], P IEEE CUST INT CIRC
[2]   A 150MS/s 14-bit segmented DEM DAC with greater than 83dB of SFDR across the nyquist band [J].
Chan, Kok Lim ;
Zhu, Jianyu ;
Galton, Ian .
2007 Symposium on VLSI Circuits, Digest of Technical Papers, 2007, :200-201
[3]   Segmented Dynamic Element Matching for High-Resolution Digital-to-Analog Conversion [J].
Chan, Kok Lim ;
Rakuljic, Nevena ;
Galton, Ian .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (11) :3383-3392
[4]  
Daniels J., 2010, IEEE S VLSI CIRC
[5]   Input switch configuration suitable for rail-to-rail operation of switched opamp circuits [J].
Dessouky, M ;
Kaiser, A .
ELECTRONICS LETTERS, 1999, 35 (01) :8-10
[6]  
Fogleman E, 2000, IEEE J SOLID-ST CIRC, V35, P297, DOI 10.1109/4.826811
[7]   Spectral shaping of circuit errors in digital-to-analog converters [J].
Galton, I .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (10) :808-817
[8]   Digital cancellation of D/A converter noise in pipelined A/D converters [J].
Galton, I .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (03) :185-196
[9]   A 12-bit 3.125 MHz Bandwidth 0-3 MASH Delta-Sigma Modulator [J].
Gharbiya, Ahmed ;
Johns, David A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (07) :2010-2018
[10]  
Ghosh A., 2013, P INT C AC SPEECH SI