Functional verification of digital circuits using a software system

被引:3
作者
Rancea, I. [1 ]
Sgarciu, V. [1 ]
机构
[1] Politehn Bucharest, Fac Automat Control & Comp Sci, Bucharest, Romania
来源
2008 IEEE INTERNATIONAL CONFERENCE ON AUTOMATION, QUALITY AND TESTING, ROBOTICS (AQTR 2008), THETA 16TH EDITION, VOL I, PROCEEDINGS | 2008年
关键词
simulation; verification; testing; digital circuits; chip design; coverage plan; code reuse;
D O I
10.1109/AQTR.2008.4588725
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The process of functional verification used in electronic design automation implies checking that the logic design conforms to its specifications. A verification environment is built to provide scenarios to be checked. The simulation environment contains the following blocks: generator (generates inputs), driver translates the input stimuli provided by the generator into input for the design under verification (DUT), score-boards database (simulates the correct behavior of the DUT and is used as reference for the verification), and different metries of coverage. Another target of the functional verification besides checking the equivalence between DUT behavior and its specification is to obtain 100% coverage. The coverage plan is represented by the sum of all scenarios on which the DUT will be exposed.
引用
收藏
页码:152 / 157
页数:6
相关论文
共 50 条
  • [21] Improving Student Performance Using Automated Testing of Simulated Digital Logic Circuits
    Kurmas, Zachary
    [J]. ITICSE '08: PROCEEDINGS OF THE 13TH ANNUAL CONFERENCE ON INNOVATION AND TECHNOLOGY IN COMPUTER SCIENCE EDUCATION, 2008, : 265 - 269
  • [22] Approximation of Digital Circuits Using Cartesian Genetic Programming
    Babu, Kagana Sarath
    Balaji, N.
    [J]. PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES), 2016, : 381 - 386
  • [23] STATE VERIFICATION FOR SYNCHRONOUS CIRCUITS
    He Xinhua Gong Yunzhan Fu Qingling(Armored Force Engineering Institute
    [J]. Journal of Electronics(China), 1997, (02) : 165 - 168
  • [24] Scalable and Optimized Hybrid Verification of Embedded Software
    Behrend, Joerg
    Lettnin, Djones
    Gruenhage, Alexander
    Ruf, Juergen
    Kropf, Thomas
    Rosenstiel, Wolfgang
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2015, 31 (02): : 151 - 166
  • [25] VERIFICATION OF SWITCHING SOFTWARE BY KNOWLEDGE PROCESSING TECHNOLOGY
    KAKEMIZU, M
    IWAMI, Y
    SATO, Y
    HATTORI, S
    [J]. IEICE TRANSACTIONS ON COMMUNICATIONS, 1992, E75B (10) : 1008 - 1014
  • [26] Frequency response verification of analog circuits using global optimization techniques
    Seshadri, S
    Abraham, JA
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (05): : 395 - 408
  • [27] Frequency Response Verification of Analog Circuits Using Global Optimization Techniques
    Suresh Seshadri
    Jacob A. Abraham
    [J]. Journal of Electronic Testing, 2001, 17 : 395 - 408
  • [28] A New Verification Method of Digital Circuits Based on Cone-oriented Partitioning and Decision Diagrams
    Pan Zhongliang
    Chen Ling
    [J]. APPLIED MECHANICS AND MECHANICAL ENGINEERING, PTS 1-3, 2010, 29-32 : 1040 - 1045
  • [29] Functional verification of SiCortex multiprocessor system-on-a-chip
    Petlin, Oleg
    Snyder, Wilson
    [J]. 2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 906 - +
  • [30] Economics of software verification
    Holzmann, GJ
    [J]. ACM SIGPLAN NOTICES, 2001, : 80 - 85