An Instruction Set Architecture for Low-power, Dynamic IoT Communication

被引:0
作者
Muzaffar, Shahzad [1 ]
Elfadel, Ibrahim M. [1 ]
机构
[1] Khalifa Univ, Abu Dhabi, U Arab Emirates
来源
PROCEEDINGS OF THE 2018 26TH IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC) | 2018年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an instruction set architecture (ISA) dedicated to the rapid and efficient implementation of single-channel IoT communication interfaces. The architecture is meant to provide a programming interface for the implementation of signaling protocols based on the recently introduced pulsed-index schemes. In addition to the traditional aspects of ISA design such as addressing modes, instruction types, instruction formats, registers, interrupts, and external I/O, the ISA includes special-purpose instructions that facilitate bit stream encoding and decoding based on the pulsed-index techniques. Verilog HDL is used to synthesize a fully functional processor based on this ISA and provide both an FPGA implementation and a synthesised ASIC design in GLOBALFOUNDRIES 65nm. The ASIC design confirms the low-power features of this ISA with consumed power around 31 mu W and energy efficiency of less than 10pJ/bit.
引用
收藏
页码:37 / 42
页数:6
相关论文
共 50 条
[31]   Low-power oriented microcontroller architecture [J].
Mîtu, B ;
Stefan, G .
2000 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, CAS 2000 PROCEEDINGS, 2000, :215-218
[32]   Low-power turbo equalizer architecture [J].
Lee, SJ ;
Shanbhag, NR ;
Singer, AC .
2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, :33-38
[33]   Evolving SDN for Low-Power IoT Networks [J].
Baddeley, Michael ;
Nejabati, Reza ;
Oikonomou, George ;
Sooriyabandara, Mahesh ;
Simeonidou, Dimitra .
2018 4TH IEEE CONFERENCE ON NETWORK SOFTWARIZATION AND WORKSHOPS (NETSOFT), 2018, :71-79
[34]   An Architectural Framework for Low-Power IoT Applications [J].
Yelmarthi, Kumar ;
Abdelgawad, Ahmed ;
Khattab, Ahmed .
2016 28TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM 2016), 2016, :373-376
[35]   Design of Efficient AES Architecture for Secure ECG Signal Transmission for Low-power IoT Applications [J].
Janveja, Meenali ;
Paul, Bikram ;
Trivedi, Gaurav ;
Vijayakanthi, Gonella ;
Agrawal, Astha ;
Jan, Pidanic ;
Nemec, Zdenek .
PROCEEDINGS OF THE 2020 30TH INTERNATIONAL CONFERENCE RADIOELEKTRONIKA (RADIOELEKTRONIKA), 2020, :29-34
[36]   Dynamic Context Compression for Low-Power Coarse-Grained Reconfigurable Architecture [J].
Kim, Yoonjin ;
Mahapatra, Rabi N. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (01) :15-28
[37]   Dynamic reconfigurable architecture for a low-power despreader in VSF-OFCDM systems [J].
Sugawara, Takayuki ;
Yoshizawa, Shingo ;
Miyanaga, Yoshikazu .
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, :2287-+
[38]   Low-power on-chip bus architecture using dynamic relative delays [J].
Ghoneima, M ;
Ismail, Y .
IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, :233-236
[39]   Power Management in Low-Power MCUs for Energy IoT Applications [J].
Lin, Ling ;
Tang, Zhong ;
Tan, Nianxiong ;
Xiao, Xiaohui .
JOURNAL OF SENSORS, 2020, 2020
[40]   SlimWiFi: Ultra-Low-Power IoT Radio Architecture Enabled by Asymmetric Communication [J].
Zhao, Renjie ;
Wang, Kejia ;
Zheng, Kai ;
Zhang, Xinyu ;
Leung, Vincent .
PROCEEDINGS OF THE 20TH USENIX SYMPOSIUM ON NETWORKED SYSTEMS DESIGN AND IMPLEMENTATION, NSDI 2023, 2023, :1201-1219