An Instruction Set Architecture for Low-power, Dynamic IoT Communication

被引:0
作者
Muzaffar, Shahzad [1 ]
Elfadel, Ibrahim M. [1 ]
机构
[1] Khalifa Univ, Abu Dhabi, U Arab Emirates
来源
PROCEEDINGS OF THE 2018 26TH IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC) | 2018年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an instruction set architecture (ISA) dedicated to the rapid and efficient implementation of single-channel IoT communication interfaces. The architecture is meant to provide a programming interface for the implementation of signaling protocols based on the recently introduced pulsed-index schemes. In addition to the traditional aspects of ISA design such as addressing modes, instruction types, instruction formats, registers, interrupts, and external I/O, the ISA includes special-purpose instructions that facilitate bit stream encoding and decoding based on the pulsed-index techniques. Verilog HDL is used to synthesize a fully functional processor based on this ISA and provide both an FPGA implementation and a synthesised ASIC design in GLOBALFOUNDRIES 65nm. The ASIC design confirms the low-power features of this ISA with consumed power around 31 mu W and energy efficiency of less than 10pJ/bit.
引用
收藏
页码:37 / 42
页数:6
相关论文
共 50 条
[21]   Opcode encoding for low-power instruction fetch [J].
Kim, S ;
Kim, J .
ELECTRONICS LETTERS, 1999, 35 (13) :1064-1065
[22]   Instruction compression and encoding for low-power systems [J].
Kadayif, I ;
Kandemir, MT .
15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, :301-305
[23]   Decomposition of instruction decoders for low-power designs [J].
Kuo, Wu-An ;
Hwang, Tingting ;
Wu, Allen C. -H. .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2006, 11 (04) :880-889
[24]   Microarchitecture based RISC-V Instruction Set Architecture for Low Power Application [J].
Deepika, R. ;
Priyadharsini, S. M. Gopika ;
Malar, M. Muthu ;
Anand, I. Vivek .
JOURNAL OF PHARMACEUTICAL NEGATIVE RESULTS, 2022, 13 :362-371
[25]   Security Cost Aware Data Communication in Low-Power IoT Sensors with Energy Harvesting [J].
Fang, Xiaolin ;
Yang, Ming ;
Wu, Wenjia .
SENSORS, 2018, 18 (12)
[26]   Covert Communication Channel Detection in Low-Power Battery Operated IoT Devices: Leveraging Power Profiles [J].
Shelley, James ;
Mohammed, Hawzhin ;
Zink, Lizzy ;
Hasan, Syed Rafay ;
Elkeelany, Omar .
IEEE SOUTHEASTCON 2018, 2018,
[28]   A novel low-power microprocessor architecture [J].
Hakenes, R ;
Manoli, Y .
2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, :141-146
[29]   Architecture of low-power embedded ROMs [J].
Turier, A ;
Ben Ammar, L ;
Amara, A .
ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, :467-470
[30]   An efficient low-power bus architecture [J].
Rjoub, A ;
Nikolaidis, S ;
Koufopavlou, O ;
Stouraitis, T .
ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, :1864-1867