A scalable pipelined architecture for fast buffer SRAM's

被引:4
作者
Nicol, CJ
Dickinson, AG
机构
[1] AT and T Bell Laboratories, Holmdel
[2] AT and T Bell Laboratories, Holmdel, NJ
[3] Columbia University, New York, NY
[4] AT and T Bell Laboratories, Technical Staff
关键词
D O I
10.1109/4.494204
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of synchronous buffer SRAM's for packet switching and signal processing applications is described, Called scalable cellular RAM (SCRAM), the approach configures memory blocks in a 2-D array with fully pipelined address and data distribution. The memory is scalable in that the access frequency is determined by the access time of a single block and is independent of the number of blocks, An experimental 0.5 mu m CMOS 256 Kb SCRAM chip is described that operates at 240 MHz. Simulation results show that larger arrays are feasible using the suggested power reduction and redundancy techniques.
引用
收藏
页码:419 / 429
页数:11
相关论文
共 14 条
[11]  
NICOL CJ, 1995, PROCEEDINGS OF THE IEEE 1995 CUSTOM INTEGRATED CIRCUITS CONFERENCE, P147, DOI 10.1109/CICC.1995.518155
[12]   MICROPIPELINES [J].
SUTHERLAND, IE .
COMMUNICATIONS OF THE ACM, 1989, 32 (06) :720-738
[13]   A 5-NS 1-MB ECL BICMOS SRAM [J].
TAKADA, M ;
NAKAMURA, K ;
TAKESHIMA, T ;
FURUTA, K ;
YAMAZAKI, T ;
IMAI, K ;
OHI, S ;
SEKINE, Y ;
MINATO, Y ;
KIMOTO, H .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (05) :1057-1062
[14]   HIGH-SPEED CMOS CIRCUIT TECHNIQUE [J].
YUAN, J ;
SVENSSON, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (01) :62-70