HyPaFilter - A Versatile Hybrid FPGA Packet Filter

被引:15
作者
Fiesslert, Andreas [1 ]
Hager, Sven [2 ]
Scheuermannt, Bjoern [2 ]
Moore, Andrew W. [3 ]
机构
[1] Genua MbH, Kirchheim Bei Munchen, Germany
[2] Humboldt Univ, Berlin, Germany
[3] Univ Cambridge, Cambridge CB2 1TN, England
来源
PROCEEDINGS OF THE 2016 SYMPOSIUM ON ARCHITECTURES FOR NETWORKING AND COMMUNICATIONS SYSTEMS (ANCS'16) | 2016年
关键词
Packet classification; FPGA hardware accelerator; Firewall;
D O I
10.1145/2881025.2881033
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With network traffic rates continuously growing, security systems like firewalls are facing increasing challenges to process incoming packets at line speed without sacrificing protection. Accordingly, specialized hardware firewalls are increasingly used in high-speed environments. Hardware solutions, though, are inherently limited in terms of the complexity of the policies they can implement, often forcing users to choose between throughput and comprehensive analysis. On the contrary, complex rules typically constitute only a small fraction of the rule set. This motivates the combination of massively parallel, yet complexity-limited specialized circuitry with a slower, but semantically powerful software firewall. The key challenge in such a design arises from the dependencies between classification rules due to their relative priorities within the rule set: complex rules requiring software-based processing may be interleaved at arbitrary positions between those where hardware processing is feasible. We therefore discuss approaches for partitioning and transforming rule sets for hybrid packet processing, and propose HyPaFilter, a hybrid classification system based on tailored circuitry on an FPGA as an accelerator for a Linux net filter firewall. Our evaluation demonstrates 30-fold performance gains in comparison to software-only processing.
引用
收藏
页码:25 / 36
页数:12
相关论文
共 31 条
[1]  
Accardi Kristen, 2005, 2005 Symposium on Architectures for Networking and Communications Systems (ANCS), P115, DOI 10.1109/ANCS.2005.4675271
[2]  
[Anonymous], P ACM IEEE S ARCH NE
[3]   Scalable packet classification [J].
Baboescu, F ;
Varghese, G .
ACM SIGCOMM COMPUTER COMMUNICATION REVIEW, 2001, 31 (04) :199-210
[4]   Forwarding Metamorphosis: Fast Programmable Match-Action Processing in Hardware for SDN [J].
Bosshart, Pat ;
Gibb, Glen ;
Kim, Hun-Seok ;
Varghese, George ;
McKeown, Nick ;
Izzard, Martin ;
Mujica, Fernando ;
Horowitz, Mark .
ACM SIGCOMM COMPUTER COMMUNICATION REVIEW, 2013, 43 (04) :99-110
[5]  
Byungjoon L., 2015, OPENFLOW CONTROLLER
[6]  
Dong QF, 2007, PERF E R SI, V35, P253
[7]  
Fong J., 2012, 2012 IEEE 20th Annual Symposium on High-Performance Interconnects (HOTI), P1, DOI 10.1109/HOTI.2012.17
[8]   Algorithms for packet classification [J].
Gupta, P ;
McKeown, N .
IEEE NETWORK, 2001, 15 (02) :24-32
[9]  
Gupta P., 1999, P IEEE HOT INTERCONN, P34
[10]  
Hager S., HYPAF RULE SETS