Low-Power High-Linearity Area-Efficient Multi-Mode GNSS RF Receiver in 40nm CMOS

被引:0
|
作者
Li, Jinbo [1 ]
Chen, Dongpo [1 ]
Guan, Rui [1 ]
Qin, Peng [1 ]
Lu, Zhijian [1 ]
Zhou, Jianjun [1 ]
机构
[1] Shanghai Jiao Tong Univ, Sch Microelect, Ctr Analog RF IC CARFIC, Shanghai 200240, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
the integration of Global Navigation Satellite Systems (GNSS) receiver with other wireless functionalities, e. g., GSM, WCDMA, LTE, Bluetooth, and WiFi, brings up new design challenges due to constrained silicon area and power consumption, and especially the interferences from other wireless functionalities. A dual-channel multi-mode GNSS RF receiver, for reception of GPS-L1, GLONASS-B1, Compass-B1, and Galileo-E1, is proposed to address these challenges. A novel frequency plan and a reconfigurable complex band-pass filter enable the two multi-mode reception channels to share most circuit blocks and thus reduce the power consumption and silicon area. An N-path filter and adaptive gain control is implemented in the RF front-end to reject the out-of-band interferences for high linearity. Designed in a 40nm CMOS, the proposed multi-mode GNSS RF receiver, including the RF front-end, baseband filter and ADC, PLL, and VCO, achieves a total noise figure of 1.7dB, out-of-band (1710MHz) input 1dB compression point of -16.5dBm, while consuming a total power of 13.2mW.
引用
收藏
页码:1291 / 1294
页数:4
相关论文
共 50 条
  • [31] Design of high-speed, low-power, and area-efficient FIR filters
    Liacha, Ahmed
    Oudjida, Abdelkrim K.
    Ferguene, Farid
    Bakiri, Mohammed
    Berrandjia, Mohamed L.
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (01) : 1 - 11
  • [32] An area-efficient low-power SC integrator for very high resolution ADCS
    Zare-Hoseini, H
    Azizi, MY
    Shoaei, O
    SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2003, : 365 - 368
  • [33] A low-power class-AB Gm-C biquad stage in CMOS 40nm technology
    Centurelli, Francesco
    Monsurro, Pietro
    Trifiletti, Alessandro
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 294 - 297
  • [34] A High Efficiency Multi-Mode Outphasing RF Power Amplifier With 31.6 dBm Peak Output Power in 45nm CMOS
    Banerjee, Aritra
    Ding, Lei
    Hezar, Rahmi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (03) : 815 - 828
  • [35] Multi-mode multi-band power amplifier module with high low-power efficiency
    张旭光
    金婕
    Journal of Semiconductors, 2015, 36 (10) : 88 - 94
  • [36] Multi-mode multi-band power amplifier module with high low-power efficiency
    张旭光
    金婕
    Journal of Semiconductors, 2015, (10) : 88 - 94
  • [37] Multi-mode multi-band power amplifier module with high low-power efficiency
    Zhang Xuguang
    Jin Jie
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (10)
  • [38] On the development of high-throughput and area-efficient multi-mode cryptographic hash designs in FPGAs
    Michail, H. E.
    Athanasiou, G. S.
    Theodoridis, G.
    Goutis, C. E.
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (04) : 387 - 407
  • [39] A Low-Power 340-GHz Receiver in 40-nm CMOS for THz Imaging Applications
    Chiu, Te-Yen
    Li, Chun-Hsing
    2021 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2021,
  • [40] Low-Power Area-Efficient Fault Tolerant Adder in Current Mode Multi Valued Logic Using Berger Codes
    Mohammadi, Shahram
    Omidi, Reza
    Lotfinejad, Mohammad
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (04): : 555 - 563